Mid-end Process Technologies for Advanced Packaging of LSI Devices

被引:2
|
作者
Ezawa, Hirokazu [1 ]
Shima, Masaya [1 ]
Migita, Tatsuo [2 ]
Homma, Soichi [1 ]
Miyata, Masahiro [2 ]
机构
[1] Toshiba Co Ltd, Semicond & Storage Prod Co, Memory Packaging Dev Dept, Memory Div,Isogo Ku, Yokohama, Kanagawa 2358522, Japan
[2] Oita Operat, Proc & Mfg & Engn Dept, Matsuoka, Fukui 8700197, Japan
关键词
Wafer Level Packaging; 3D integration; Mid-end process technology;
D O I
10.2494/photopolymer.25.365
中图分类号
O63 [高分子化学(高聚物)];
学科分类号
070305 ; 080501 ; 081704 ;
摘要
As the demand for advanced packaging is growing, the value of mid-end process technologies is increasing in an effort to realize innovative device products. Substrate-free packaging and 3D integration are coming with the challenges to polymer resin deposition for interlayer dielectrics films and final passivation films and their developments of process integration. For cost reduction of Fan-out Wafer Level Packaging, we have demonstrated thick film deposition on square panel substrates using the photo-sensitive resin materials tailored to spray-coating and slit-coating. Chip stacking of a high performance logic chip on a high band-width DRAM needs fine pitch patterning of a thick photo-resist for Cu electroplated redistribution lines on the DRAM. Our successful process integration has confirmed that slight oxidation of the Cu seed surface to form Cu2O is preferred to improve adhesion between the resist and the Cu surface. Finally, the restoration of plasma damaged surface of a polymer final passivation film on advanced low-k chips to improve reliability of flip chip packages has been discussed as one of typical examples of materials design for process integration.
引用
收藏
页码:365 / 370
页数:6
相关论文
共 50 条
  • [11] Advanced technologies enhance packaging methods
    Browne, J
    [J]. MICROWAVES & RF, 1999, 38 (02) : 120 - +
  • [12] Advanced Packaging Solution to Hermetically Packaging Microelectronic Devices
    Liang, Cai
    Zappella, Pierino
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (07): : 1055 - 1062
  • [13] Photolithography Study for Advanced Packaging Technologies
    Suda, Hiromi
    Mizutani, Masaki
    Hirai, Shin-Ichiro
    Mori, Ken-Ichiro
    Miura, Seiya
    [J]. 2016 International Conference on Electronics Packaging (ICEP), 2016, : 577 - 580
  • [14] PACKAGING TECHNOLOGY FOR HEMT LSI DEVICES OPERATED IN LIQUID-NITROGEN
    AOKI, S
    IMANAKA, Y
    YOKOUCHI, K
    KAMEHARA, N
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS ELECTRONICS INFORMATION AND SYSTEMS, 1991, 74 (08): : 2317 - 2322
  • [15] High Reliability Packaging Technologies and Process for Ultra Low k Flip Chip Devices
    Park, Joonyoung
    Kim, YunHee
    Na, SeokHo
    Kim, JinYoung
    Lee, ChoonHeung
    Nicholls, Lou
    [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1 - 6
  • [16] A fabrication process and packaging for high reliability fingerprint sensor LSI
    Machida, K.
    Shigematsu, S.
    Morimura, H.
    Tanabe, Y.
    Unno, H.
    Sakuma, K.
    [J]. 2001, Nippon Telegraph and Telephone Corp. (50):
  • [17] LSI Packaging Development for High-end CPU Built into Supercomputer
    Fujimori, Joji
    Koide, Masateru
    [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 2028 - 2032
  • [18] Advanced Embedded Packaging for Power Devices
    Hayashi, Naoki
    Nakashima, Miki
    Demachi, Hiroshi
    Nakamura, Shingo
    Chikai, Tomoshige
    Imaizumi, Yukari
    Ikemoto, Yoshihiko
    Taniguchi, Fumihiko
    Ooida, Mitsuru
    Yoshida, Akito
    [J]. 2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 696 - 703
  • [19] Utilising Advanced Packaging Technologies to enable Smaller, More Efficient GaN Power Devices.
    Longford, Andy
    Klowak, Greg
    [J]. 2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,
  • [20] Devices, Materials, and Packaging Technologies for Hyperconnected Cloud
    Aoki, Shigenori
    [J]. FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2017, 53 (02): : 3 - 8