Area, Power and Temperature Optimization during Binary Decision Diagram based Circuit Synthesis

被引:0
|
作者
Das, Apangshu [1 ]
Debnath, Akash [1 ]
Pradhan, Sambhu Nath [1 ]
机构
[1] NIT Agartala, Elect & Commun Engn Dept, Agartala 799046, India
关键词
ROBDD; Area power power-density trade-offs; Genetic Algorithm; Temperature;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To fulfill the demands of increased functionality, large numbers of logic blocks are rooted within very large scale integration (VLSI) circuit at sub-nanometer technology. This results into increased power-densities within the chip and power-density directly converges into temperature. The increase in temperature reduces the yield of the circuit. On the contrary, reduction of power and power-density increases the area. So, there is a trade-off among area, power, and power-density. Binary Decision Diagram (BDD) based combinational circuit synthesis is quite popular. Suitable input variable ordering through BDDs can optimize the said circuit parameters. Proposed work presents a Genetic Algorithm (GA) based approach to select a suitable BDD ordering in its reduced ordered form to optimize the objective parameters without performance degradation. Proposed approach saves more than 44% in area and power, and 6% in power-density with respect to auto-order and in-order BDD representation. An improvement of 14.07% in area and 6.99% in power is observed with respect to earlier literature approach.
引用
收藏
页码:778 / 782
页数:5
相关论文
共 50 条
  • [1] A Swarm based Binary Decision Diagram (BDD) Reordering Optimizer for Reversible Circuit Synthesis
    Abdalhaq, Baker
    Awad, Ahmed
    Hawash, Amjad
    2020 15TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2020), 2020,
  • [2] Area and Delay Optimization of Binary Decision Diagrams Mapped Circuit
    Zhang Huihong
    Chen Zhiwen
    Wang Pengjun
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2019, 41 (03) : 725 - 731
  • [3] Area and Delay Optimization of Binary Decision Diagrams Mapped Circuit
    Zhang H.
    Chen Z.
    Wang P.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2019, 41 (03): : 725 - 731
  • [4] A New Systematic GDI Circuit Synthesis Using MUX Based Decomposition Algorithm and Binary Decision Diagram for Low Power ASIC Circuit Design
    Ponnian, Jebashini
    Pari, Senthil
    Ramadass, Uma
    Pun, Ooi Chee
    MICROELECTRONICS JOURNAL, 2021, 108
  • [5] Low power multiplier using adiabatic charging binary decision diagram circuit
    Nakata, Shunji
    Douseki, Takakuni
    Kado, Yuichi
    Yamada, Junzo
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2000, 39 (5 B): : 2305 - 2311
  • [6] A low power multiplier using adiabatic charging binary decision diagram circuit
    Nakata, S
    Douseki, T
    Kado, Y
    Yamada, J
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2000, 39 (4B): : 2305 - 2311
  • [7] Improved Binary Decision Diagram based Accelerated Circuit Evolutionary Algorithm
    Meng, Yafeng
    Zhang, Junbin
    Cai, Jinyan
    PROCEEDINGS OF THE 2015 JOINT INTERNATIONAL MECHANICAL, ELECTRONIC AND INFORMATION TECHNOLOGY CONFERENCE (JIMET 2015), 2015, 10 : 794 - 798
  • [8] Testability optimization based on free binary decision diagram transformation
    Zhang, Xiaobing
    Wang, Yong
    Cheng, Guangju
    Dianzi Keji Daxue Xuebao/Journal of University of Electronic Science and Technology of China, 1997, 26 (02): : 171 - 174
  • [9] A Comparative Analysis of Binary Decision Diagram Reordering Algorithms for Reversible Circuit Synthesis
    Awad, Ahmed
    Abdalhaq, Baker
    Hawash, Amjad
    Johnson, Douglas
    2018 IEEE SYMPOSIUM SERIES ON COMPUTATIONAL INTELLIGENCE (IEEE SSCI), 2018, : 104 - 111
  • [10] Binary Decision Diagram Optimization Method Based on Multiplexer Reduction Methods
    Maruniak, Marian
    Pistek, Peter
    IEEE INTERNATIONAL CONFERENCE ON SYSTEM SCIENCE AND ENGINEERING (ICSSE 2013), 2013, : 395 - 399