On the yield of VLSI processors with on-chip CPU cache

被引:7
|
作者
Nikolos, D [1 ]
Vergos, HT [1 ]
机构
[1] Univ Patras, Dept Comp Engn & Informat, Patras 26500, Greece
关键词
fault tolerance; on-chip CPU caches; partially good chips; yield enhancement;
D O I
10.1109/12.805163
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Yield enhancement through the acceptance of partially good chips is a well-known technique [1], [2], [3]. In this paper, we derive a yield model for single chip VLSI processors with partially good on-chip cache. Also, we investigate how the yield enhancement of VLSI processors with on-chip CPU cache relates with the number of acceptable faulty cache blocks, the percentage of the cache area with respect to the whole chip area, and various manufacturing process parameters as defect densities and the fault clustering parameter. One of the main conclusions is that the maximum effective yield is achieved by accepting as good, caches with a very small number of faulty cache blocks. One of the main conclusions is that the maximum effective yield is achieved by accepting as good, processor chips containing caches with a very small number of faulty cache blocks.
引用
收藏
页码:1138 / 1144
页数:7
相关论文
共 50 条
  • [1] A partitioned on-chip virtual cache for fast processors
    Kim, D
    Lee, J
    Park, S
    JOURNAL OF SYSTEMS ARCHITECTURE, 1997, 43 (08) : 519 - 531
  • [2] Yield-performance tradeoffs for VLSI processors with partially good two-level on-chip caches
    Nikolos, D
    Vergos, HT
    Vazaios, A
    Voulgaris, S
    1996 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1996, : 53 - 57
  • [3] Cache memory organization to enhance the yield of high-performance VLSI processors
    Sohi, Gurindar S.
    IEEE Transactions on Computers, 1992, v (0n) : 484 - 492
  • [5] Exploiting On-Chip Routers to Store Dirty Cache Blocks in Tiled Chip Multi-Processors
    Das, Abhijit
    Kumar, Abhishek
    Jose, John
    Palesi, Maurizio
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 147 - 152
  • [6] Mapping Streaming Applications on Commodity Multi-CPU and GPU On-Chip Processors
    Vilches, Antonio
    Navarro, Angeles
    Asenjo, Rafael
    Corbera, Francisco
    Gran, Ruben
    Garzaran, Maria J.
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (04) : 1099 - 1115
  • [7] Static cache partitioning robustness analysis for embedded on-chip multi-processors
    Molnos, Anca M.
    Cotofana, Sorin D.
    Heijligers, Marc J. M.
    van Eijndhoven, Jos T. J.
    TRANSACTIONS ON HIGH-PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS I, 2007, 4050 : 279 - +
  • [8] MULTIMEDIA MOVES ON-CHIP TO CPU
    TREMBLAY, M
    ELECTRONIC PRODUCT DESIGN, 1995, 16 (04): : 33 - &
  • [9] On-chip cache memory resilience
    Hwang, SH
    Choi, GS
    THIRD IEEE INTERNATIONAL HIGH-ASSURANCE SYSTEMS ENGINEERING SYMPOSIUM, PROCEEDINGS, 1998, : 240 - 247
  • [10] ROCKY: A Robust Hybrid On-Chip Memory Kit for the Processors With STT-MRAM Cache Technology
    Talebi, Mahdi
    Salahvarzi, Arash
    Monazzah, Amir Mahdi Hosseini
    Skadron, Kevin
    Fazeli, Mahdi
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (12) : 2198 - 2210