On the yield of VLSI processors with on-chip CPU cache

被引:7
|
作者
Nikolos, D [1 ]
Vergos, HT [1 ]
机构
[1] Univ Patras, Dept Comp Engn & Informat, Patras 26500, Greece
关键词
fault tolerance; on-chip CPU caches; partially good chips; yield enhancement;
D O I
10.1109/12.805163
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Yield enhancement through the acceptance of partially good chips is a well-known technique [1], [2], [3]. In this paper, we derive a yield model for single chip VLSI processors with partially good on-chip cache. Also, we investigate how the yield enhancement of VLSI processors with on-chip CPU cache relates with the number of acceptable faulty cache blocks, the percentage of the cache area with respect to the whole chip area, and various manufacturing process parameters as defect densities and the fault clustering parameter. One of the main conclusions is that the maximum effective yield is achieved by accepting as good, caches with a very small number of faulty cache blocks. One of the main conclusions is that the maximum effective yield is achieved by accepting as good, processor chips containing caches with a very small number of faulty cache blocks.
引用
收藏
页码:1138 / 1144
页数:7
相关论文
共 50 条
  • [31] Efficient On-chip Vector Processing for Multicore Processors
    Beldianu, Spiridon F.
    Ziavras, Sotirios G.
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2013,
  • [32] On-chip processors broaden embedded designers' choices
    Bursky, D
    ELECTRONIC DESIGN, 2000, 48 (17) : 68 - +
  • [33] The verification of the on-chip COMA cache coherence protocol
    Vu, Thuy Duong
    Zhang, Li
    Jesshope, Chris
    ALGEBRAIC METHODOLOGY AND SOFTWARE TECHNOLOGY, PROCEEDINGS, 2008, 5140 : 413 - +
  • [35] On-chip cache algorithm design for multimedia SOC
    Pratoomtong, A
    Hu, YH
    2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 337 - 340
  • [36] ON-CHIP PROCESSOR MAY SIMPLIFY VLSI TESTING
    GOSCH, J
    ELECTRONICS-US, 1986, 59 (16): : 25 - 25
  • [37] Cost-Aware Lifetime Yield Analysis of Heterogeneous 3D On-Chip Cache
    Vaidyanathan, Balaji
    Wang, Yu
    Xie, Yuan
    2009 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING, PROCEEDINGS, 2009, : 65 - +
  • [38] VLSI ON-CHIP INTERCONNECTION PERFORMANCE SIMULATIONS AND MEASUREMENTS
    EDELSTEIN, DC
    SAIHALASZ, GA
    MII, YJ
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (04) : 383 - 401
  • [39] On-chip wiring for VLSI. Status and directions
    Small, M.B., 1600, (34):
  • [40] Image Recognition in Analog VLSI with On-Chip Learning
    Carvajal, Gonzalo
    Valenzuela, Waldo
    Figueroa, Miguel
    ARTIFICIAL NEURAL NETWORKS - ICANN 2009, PT I, 2009, 5768 : 429 - 438