Frequency compensation of two stage CMOS circuit using negative capacitance and flipped voltage follower

被引:9
|
作者
Bansal, Urvashi [1 ]
Gupta, Maneesha [1 ]
Singh, Urvashi [1 ]
机构
[1] Netaji Subhash Inst Technol, ECE Dept, New Delhi 110078, India
关键词
Analog signal processing; CMOS; Multistage amplifier; Passive compensation; Negative capacitance; Flipped voltage follower; CASCODE AMPLIFIER; FEEDBACK COMPENSATION; MULTISTAGE AMPLIFIERS; IMPROVED PERFORMANCE; 3-STAGE AMPLIFIERS; NULLING RESISTOR; SPEED; OTAS;
D O I
10.1007/s10470-016-0857-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new and compact two stage CMOS structure with enhanced gain-bandwidth product (GBW) and high slew rate. The frequency compensation technique employed here comprises of a negative capacitance cell and a flipped voltage follower (FVF). The use of negative capacitance lowers the parasitic capacitance of preceding stage and thereby achieves significant improvement in GBW. The FVF acts as a voltage buffer and exploits pole-zero cancellation technique. The required compensation capacitor is very small so it can save chip area. The workability of the proposed circuit has been verified by using Mentor Graphics Eldo simulation tool with TSMC CMOS 0.18 A mu m process parameters. The simulated results show a GBW of 1.2 GHz and average slew rate of 88 V/A mu s with a power consumption of 6.3 mW.
引用
收藏
页码:175 / 188
页数:14
相关论文
共 50 条
  • [41] Improved Low-Voltage Low-Power Class AB CMOS Current Conveyors Based on the Flipped Voltage Follower
    Moustakas, Konstantinos
    Siskos, Stylianos
    2013 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2013, : 961 - 965
  • [42] High Performance CMOS Current Mirror Using Class-AB Level Shifted Bulk Driven Flipped Voltage Follower Cell
    Caffey
    Pandey, Rishikesh
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (08)
  • [43] A Low Voltage Active Circuit for Realizing Floating Inductance, Capacitance, Frequency Dependent Negative Resistances and Admittance Converter
    Parshotam S. Manhas
    K. Pal
    Arabian Journal for Science and Engineering, 2011, 36 : 1313 - 1319
  • [44] A Low Voltage Active Circuit for Realizing Floating Inductance, Capacitance, Frequency Dependent Negative Resistances and Admittance Converter
    Manhas, Parshotam S.
    Pal, K.
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2011, 36 (07): : 1313 - 1319
  • [45] CMOS Voltage-to-Frequency Converter With Temperature Drift Compensation
    Valero, M. R.
    Celma, S.
    Calvo, B.
    Medrano, N.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2011, 60 (09) : 3232 - 3234
  • [46] Low-power low-voltage analog electronic circuits using the flipped voltage follower
    Ramírez-Angulo, J
    Carvajal, RG
    Torralba, A
    Galan, A
    Vega-Leal, AP
    Tombs, J
    ISIE 2002: PROCEEDINGS OF THE 2002 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, VOLS 1-4, 2002, : 1327 - 1330
  • [47] gm/ID-based Frequency Compensation of CMOS Two-stage Operational Amplifiers
    Aueamnuay, Chaiyanut
    Kayyil, Ajmal Vadakkan
    Thota, Narayana Bhagirath
    Venkatachala, Praveen Kumar
    Allstot, David J.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [48] Synthesis of voltage follower with only CMOS transistors using evolutionary methods
    de Sa, Leonardo Bruno
    Mesquita, Antonio
    NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, : 478 - +
  • [49] Frequency Enhancement of a 40-nm CMOS Static Frequency Divider by Negative Capacitance
    Issakov, V.
    Mangraviti, G.
    Szortyka, V.
    Vidojkovic, V.
    Vandersteen, G.
    Wambacq, P.
    2013 EUROPEAN MICROWAVE CONFERENCE (EUMC), 2013, : 1535 - 1538
  • [50] Frequency Enhancement of a 40-nm CMOS Static Frequency Divider by Negative Capacitance
    Issakov, V.
    Mangraviti, G.
    Szortyka, V.
    Vidojkovic, V.
    Vandersteen, G.
    Wambacq, P.
    2013 8TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2013, : 564 - 567