Frequency compensation of two stage CMOS circuit using negative capacitance and flipped voltage follower

被引:9
|
作者
Bansal, Urvashi [1 ]
Gupta, Maneesha [1 ]
Singh, Urvashi [1 ]
机构
[1] Netaji Subhash Inst Technol, ECE Dept, New Delhi 110078, India
关键词
Analog signal processing; CMOS; Multistage amplifier; Passive compensation; Negative capacitance; Flipped voltage follower; CASCODE AMPLIFIER; FEEDBACK COMPENSATION; MULTISTAGE AMPLIFIERS; IMPROVED PERFORMANCE; 3-STAGE AMPLIFIERS; NULLING RESISTOR; SPEED; OTAS;
D O I
10.1007/s10470-016-0857-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new and compact two stage CMOS structure with enhanced gain-bandwidth product (GBW) and high slew rate. The frequency compensation technique employed here comprises of a negative capacitance cell and a flipped voltage follower (FVF). The use of negative capacitance lowers the parasitic capacitance of preceding stage and thereby achieves significant improvement in GBW. The FVF acts as a voltage buffer and exploits pole-zero cancellation technique. The required compensation capacitor is very small so it can save chip area. The workability of the proposed circuit has been verified by using Mentor Graphics Eldo simulation tool with TSMC CMOS 0.18 A mu m process parameters. The simulated results show a GBW of 1.2 GHz and average slew rate of 88 V/A mu s with a power consumption of 6.3 mW.
引用
收藏
页码:175 / 188
页数:14
相关论文
共 50 条
  • [21] A novel frequency compensation technique for two-stage CMOS operational amplifiers
    Taherzadeh-Sani, M
    Lotfi, R
    Shoaei, O
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 256 - 259
  • [22] Low Voltage Flipped Voltage Follower based Current Mirror using DTMOS Technique
    Niranjan, Vandana
    Kumar, Ashwani
    Jain, Shail Bala
    2013 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2013, : 250 - 254
  • [23] Comparison of the Frequency Compensation Techniques for CMOS Two-Stage Miller OTAs
    Grasso, Alfio Dario
    Palumbo, Gaetano
    Pennisi, Salvatore
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (11) : 1099 - 1103
  • [24] Enhanced Voltage Buffer Compensation Technique for Two-Stage CMOS Operational Amplifiers
    Zurla, Riccardo
    Cabrini, Alessandro
    Pasotti, Marco
    Torelli, Guido
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 121 - 124
  • [25] A High Performance Three Stage CMOS Amplifier Using Hybrid Cascode Compensation and Super Source Follower
    undefined Prakash Chandra
    undefined Urvashi Bansal
    Russian Microelectronics, 2024, 53 (Suppl 1) : S1 - S7
  • [26] Low-Voltage Flipped Voltage Follower Cell Based Current Mirrors for High Frequency Applications
    Shrivastava, Abhishek
    Pandey, Rishikesh
    Jindal, Caffey
    WIRELESS PERSONAL COMMUNICATIONS, 2020, 111 (01) : 143 - 161
  • [27] Low-Voltage Flipped Voltage Follower Cell Based Current Mirrors for High Frequency Applications
    Abhishek Shrivastava
    Rishikesh Pandey
    Caffey Jindal
    Wireless Personal Communications, 2020, 111 : 143 - 161
  • [28] Device and circuit level analysis of negative capacitance hybrid CMOS: a prospect for low power/low voltage applications
    Bansal, Monika
    Kaur, Harsupreet
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (01)
  • [29] 3-FREQUENCY PARAMETRIC CIRCUIT AS A NEGATIVE CAPACITANCE
    GERTSENSHTEYN, MY
    BELOV, AA
    TETELBAU.BI
    LEVINZON, FA
    RADIO ENGINEERING AND ELECTRONIC PHYSICS-USSR, 1971, 16 (06): : 979 - +
  • [30] A CMOS Micro-power, Class-AB "Flipped" Voltage Follower using the quasi floating-gate technique
    Ocampo-Hidalgo, J. J.
    Vazquez-Alvarez, I.
    Sandoval-Perez, S.
    Garcia-Lozano, R. Z.
    Gurrola, M. A.
    Molinar-Solis, J. E.
    INGENIERIA E INVESTIGACION, 2017, 37 (02): : 82 - 88