Fast FPGA-based pipelined digit-serial/parallel multipliers

被引:0
|
作者
Valls, J [1 ]
Sansaloni, T [1 ]
Peiró, MM [1 ]
Boemo, E [1 ]
机构
[1] Univ Politecn Valencia, Dept Ingn Elect, E-46071 Valencia, Spain
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper fast pipelined digit-serial/parallel multipliers are proposed. The conventional digit-serial/parallel multipliers and their pipelined versions are presented. Every structure has been implemented on FPGA and the results are given. These results have been analysed and it is detected that the pipelined ones do not have the throughput improvement expected because of a logic depth increment. As a consequence, a new structure based on the fast serial/parallel multiplier proposed in [1] has been developed. The new multipliers designed achieve better performance than the previous ones: their throughput is higher than it in the pipelined serial/parallel multipliers with nearly the same cost in area.
引用
收藏
页码:482 / 485
页数:4
相关论文
共 50 条
  • [1] Fast FPGA-based pipelined digit-serial/parallel multipliers
    Valls, Javier
    Sansaloni, Trini
    Peiro, Marcos M.
    Boemo, Eduardo
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1
  • [2] Implementation of bit-level pipelined digit-serial multipliers
    Landernäs, K
    Holmberg, J
    Gustafsson, O
    NORSIG 2004: PROCEEDINGS OF THE 6TH NORDIC SIGNAL PROCESSING SYMPOSIUM, 2004, 46 : 125 - 128
  • [3] FPGA-based FIR filters using digit-serial arithmetic
    Lee, HH
    Sobelman, GE
    TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 225 - 228
  • [4] Digit-serial/parallel multipliers with improved throughput and latency
    Karlsson, Magnus
    Vesterbacka, Mark
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1 - +
  • [5] Efficient FPGA-implementation of two's complement digit-serial/parallel multipliers
    Valls, J
    Boemo, E
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (06): : 317 - 322
  • [6] FPGA-based digit-serial complex number multiplier-accumulator
    Sansaloni, T
    Valls, J
    Parhi, KK
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 585 - 588
  • [7] Design and FPGA implementation of digit-serial modified booth multipliers
    Satyanarayana, JH
    Nowrouzian, B
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 1996, 6 (05) : 485 - 501
  • [8] Performance evaluation and optimal design for FPGA-based digit-serial DSP functions
    Lee, HH
    Sobelman, GE
    COMPUTERS & ELECTRICAL ENGINEERING, 2003, 29 (02) : 357 - 377
  • [9] A method for increasing the throughput of fixed coefficient digit-serial/parallel multipliers
    Karlsson, M
    Vesterbacka, M
    Kulesza, W
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 425 - 428
  • [10] FPGA-based digit-serial CSD FIR filter for image signal format conversion
    Lee, HH
    Sobelman, GE
    MICROELECTRONICS JOURNAL, 2002, 33 (5-6): : 501 - 508