Analysis on applicable error-correcting code strength of storage class memory and NAND flash in hybrid storage

被引:2
|
作者
Matsui, Chihiro [1 ]
Kinoshita, Reika [1 ]
Takeuchi, Ken [1 ]
机构
[1] Chuo Univ, Bunkyo Ku, Tokyo 1128551, Japan
关键词
DESIGN;
D O I
10.7567/JJAP.57.04FE01
中图分类号
O59 [应用物理学];
学科分类号
摘要
A hybrid of storage class memory (SCM) and NAND flash is a promising technology for high performance storage. Error correction is inevitable on SCM and NAND flash because their bit error rate (BER) increases with write/erase (W/E) cycles, data retention, and program/read disturb. In addition, scaling and multi-level cell technologies increase BER. However, error-correcting code (ECC) degrades storage performance because of extra memory reading and encoding/decoding time. Therefore, applicable ECC strength of SCM and NAND flash is evaluated independently by fixing ECC strength of one memory in the hybrid storage. As a result, weak BCH ECC with small correctable bit is recommended for the hybrid storage with large SCM capacity because SCM is accessed frequently. In contrast, strong and long-latency LDPC ECC can be applied to NAND flash in the hybrid storage with large SCM capacity because large-capacity SCM improves the storage performance. (c) 2018 The Japan Society of Applied Physics.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Alleviating the Impact of Fingerprint Operations on NAND Flash Memory Storage Performance
    Lin, Yi-Syuan
    Lo, Chin-Yu
    Shih, Yi-Chao
    Chen, Tseng-Yi
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 249 - 250
  • [32] STORED-PROGRAM CHARACTER STORAGE FOR AUTOMATIC ERROR-CORRECTING TELEGRAPH SYSTEMS
    HUNT, CS
    POST OFFICE ELECTRICAL ENGINEERS JOURNAL, 1970, 63 : 33 - &
  • [33] Real-Time Flash Translation Layer for NAND Flash Memory Storage Systems
    Qin, Zhiwei
    Wang, Yi
    Liu, Duo
    Shao, Zili
    2012 IEEE 18TH REAL-TIME AND EMBEDDED TECHNOLOGY AND APPLICATIONS SYMPOSIUM (RTAS), 2012, : 35 - 44
  • [34] A Segmented-Edit Error-Correcting Code With Re-Synchronization Function for DNA-Based Storage Systems
    Yan, Zihui
    Liang, Cong
    Wu, Huaming
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2023, 11 (03) : 605 - 618
  • [36] A Real-Time Flash Translation Layer for NAND Flash Memory Storage Systems
    Wang, Yi
    Qin, Zhiwei
    Chen, Renhai
    Shao, Zili
    Wang, Qixin
    Li, Shuai
    Yang, Laurence T.
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2016, 2 (01): : 17 - 29
  • [37] Optimizing Translation Information Management in NAND Flash Memory Storage Systems
    Zhang, Qi
    Li, Xuandong
    Wang, Linzhang
    Zhang, Tian
    Wang, Yi
    Shao, Zili
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 326 - 331
  • [38] 22% Higher Performance, 2x SCM Write Endurance Heterogeneous Storage with Dual Storage Class Memory and NAND Flash
    Matsui, Chihiro
    Takeuchi, Ken
    2017 47TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2017, : 6 - 9
  • [39] A New SVM Multi-Class Classification Method Based on Error-Correcting Code
    Wang, Zelong
    Yan, Fengxia
    He, Feng
    Zhu, Jubo
    2008 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY, VOLS 1 AND 2, PROCEEDINGS, 2008, : 584 - +
  • [40] A RELIABLE VIDEO STORAGE ARCHITECTURE IN HYBRID SLC/MLC NAND FLASH
    Kang, Yimei
    Zhang, Xingyu
    Shao, Zili
    Chen, Renhai
    Wang, Yi
    2018 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2018, : 1095 - 1099