Analysis on applicable error-correcting code strength of storage class memory and NAND flash in hybrid storage

被引:2
|
作者
Matsui, Chihiro [1 ]
Kinoshita, Reika [1 ]
Takeuchi, Ken [1 ]
机构
[1] Chuo Univ, Bunkyo Ku, Tokyo 1128551, Japan
关键词
DESIGN;
D O I
10.7567/JJAP.57.04FE01
中图分类号
O59 [应用物理学];
学科分类号
摘要
A hybrid of storage class memory (SCM) and NAND flash is a promising technology for high performance storage. Error correction is inevitable on SCM and NAND flash because their bit error rate (BER) increases with write/erase (W/E) cycles, data retention, and program/read disturb. In addition, scaling and multi-level cell technologies increase BER. However, error-correcting code (ECC) degrades storage performance because of extra memory reading and encoding/decoding time. Therefore, applicable ECC strength of SCM and NAND flash is evaluated independently by fixing ECC strength of one memory in the hybrid storage. As a result, weak BCH ECC with small correctable bit is recommended for the hybrid storage with large SCM capacity because SCM is accessed frequently. In contrast, strong and long-latency LDPC ECC can be applied to NAND flash in the hybrid storage with large SCM capacity because large-capacity SCM improves the storage performance. (c) 2018 The Japan Society of Applied Physics.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] Error Analysis and Adaptable Error-correct Scheme for NAND Flash Memory
    Pan, Yu-qian
    Liu, Zheng-lin
    2ND INTERNATIONAL CONFERENCE ON COMMUNICATIONS, INFORMATION MANAGEMENT AND NETWORK SECURITY (CIMNS 2017), 2017, : 59 - 63
  • [42] A Method of Correcting the Shift Error of Multilevel Flash Memory by the Skill of Gray Code
    Huang, Der-Chen
    Lin, Hung-Ming
    2011 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2011, : 1141 - 1146
  • [43] Soft-Decision Error Correction of NAND Flash Memory with a Turbo Product Code
    Cho, Junhee
    Sung, Wonyong
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 70 (02): : 235 - 247
  • [44] Soft-Decision Error Correction of NAND Flash Memory with a Turbo Product Code
    Junhee Cho
    Wonyong Sung
    Journal of Signal Processing Systems, 2013, 70 : 235 - 247
  • [45] A Space Reuse Strategy for Flash Translation Layers in SLC NAND Flash Memory Storage Systems
    Liu, Duo
    Wang, Yi
    Qin, Zhiwei
    Shao, Zili
    Guan, Yong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (06) : 1094 - 1107
  • [46] Trades-off between lithography line edge roughness and error-correcting codes requirements for NAND Flash memories
    Poliakov, Pavel
    Blomme, Pieter
    Pret, Alessandro Vaglio
    Corbalan, Miguel Miranda
    Gronheid, Roel
    Verkest, Diederik
    Van Houdt, Jan
    Dehaene, Wim
    MICROELECTRONICS RELIABILITY, 2012, 52 (03) : 525 - 529
  • [47] Analysis of the Error-Correcting Radius of a Renormalization Decoder for Kitaev's Toric Code
    Rozendaal, Wouter
    Zemor, Gilles
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2024, 70 (10) : 7036 - 7048
  • [48] Reliability of NAND Flash Memory as a Weight Storage Device of Artificial Neural Network
    Hasan, Md Mehedi
    Ray, Biswajit
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2020, 20 (03) : 596 - 603
  • [49] Storage Infrastructure in the AI Era Using Tape, HDD, and NAND Flash Memory
    Lauhoff, Georg
    Sinha, Ranjan
    Imaino, Wayne
    IEEE TRANSACTIONS ON MAGNETICS, 2025, 61 (04)
  • [50] A Crash Recovery Scheme for a Hybrid Mapping FTL in NAND Flash Storage Devices
    Park, Jong-Hyeok
    Park, Dong-Joo
    Chung, Tae-Sun
    Lee, Sang-Won
    ELECTRONICS, 2021, 10 (03) : 1 - 20