On the Optimization of SBST Test Program Compaction

被引:0
|
作者
Cantoro, R. [1 ]
Sanchez, E. [1 ]
Reorda, M. Sonza [1 ]
Squillero, G. [1 ]
Valea, E. [1 ]
机构
[1] Politecn Torino, Dip Automat & Informat, Turin, Italy
基金
欧盟地平线“2020”;
关键词
test program; SBST; execution time; NOP instructions; GENERATION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to the increasing adoption of SBST solutions for both the end-of-manufacturing and the in-field test of SoC devices, the need for effective techniques able to reduce the duration of existing test programs became more pressing. Previous works demonstrated that this task is highly computational intensive and it is beneficial to partition it, e.g., by addressing the test program for one hardware module at a time. However, existing compaction techniques may become completely ineffective when dealing with faults which relate to memory addresses. This paper clarifies this issue and proposes possible solutions. Their effectiveness is experimentally demonstrated on a OR1200 pipelined processor.
引用
收藏
页码:88 / 91
页数:4
相关论文
共 50 条
  • [41] Functional Compaction for Functional Test Sequences
    Pomeranz, Irith
    IEEE ACCESS, 2024, 12 : 98130 - 98140
  • [42] Dynamic test compaction for bridging faults
    Pomeranz, I
    Reddy, SM
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 250 - 255
  • [43] Test on Compaction Reinforcement Effect of Sand
    Zhang, Lianzhen
    Zhang, Qingsong
    Li, Zhipeng
    Wang, Hongbo
    ADVANCES IN MATERIALS SCIENCE AND ENGINEERING, 2020, 2020
  • [44] Robust space compaction of test responses
    Dmitriev, A
    Gössel, M
    Chakrabarty, K
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 254 - 259
  • [45] TEST COMPACTION FOR SEQUENTIAL-CIRCUITS
    NIERMANN, TM
    ROY, RK
    PATEL, JH
    ABRAHAM, JA
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (02) : 260 - 267
  • [46] Method of maximal compaction test pattern
    Zeng, Cheng-Bi
    Duan, Shu-Jiang
    Chen, Guang-Ju
    2001, Editorial Department of Journal of Sichuan University (33):
  • [47] A Research of Heuristic Optimization Approaches to the Test Set Compaction Procedure Based On aDecomposition Tree for Combinational Circuits
    Andreeva, Valentina
    Sorudeykin, Kirill A.
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [48] A NEW LIGHT SYNTHESIS OPTIMIZATION PROGRAM - TEST ON SIMULATED ALGOL DATA
    LINNELL, AP
    SPACE SCIENCE REVIEWS, 1989, 50 (1-2) : 269 - 278
  • [49] Compaction of a Functional Broadside Test Set through the Compaction of a Functional Test Sequence without Sequential Fault Simulation
    Pomeranz, Irith
    2019 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2019,
  • [50] Test compaction for synchronous sequential circuits by test sequence recycling
    Pomeranz, I
    Reddy, SM
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 216 - 221