On the Optimization of SBST Test Program Compaction

被引:0
|
作者
Cantoro, R. [1 ]
Sanchez, E. [1 ]
Reorda, M. Sonza [1 ]
Squillero, G. [1 ]
Valea, E. [1 ]
机构
[1] Politecn Torino, Dip Automat & Informat, Turin, Italy
基金
欧盟地平线“2020”;
关键词
test program; SBST; execution time; NOP instructions; GENERATION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to the increasing adoption of SBST solutions for both the end-of-manufacturing and the in-field test of SoC devices, the need for effective techniques able to reduce the duration of existing test programs became more pressing. Previous works demonstrated that this task is highly computational intensive and it is beneficial to partition it, e.g., by addressing the test program for one hardware module at a time. However, existing compaction techniques may become completely ineffective when dealing with faults which relate to memory addresses. This paper clarifies this issue and proposes possible solutions. Their effectiveness is experimentally demonstrated on a OR1200 pipelined processor.
引用
收藏
页码:88 / 91
页数:4
相关论文
共 50 条
  • [32] Test Compaction by Test Removal Under Transparent Scan
    Pomeranz, Irith
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (02) : 496 - 500
  • [33] Deep Power Compaction Vibro-Compaction Testing Program at Treasure Island
    Papadopulos, Stefanos
    Eliahu, Uri
    IFCEE 2018: CASE HISTORIES AND LESSONS LEARNED, 2018, (298): : 150 - 162
  • [34] Test Encoding for Extreme Response Compaction
    Kochte, Michael A.
    Hoist, Stefan
    Elm, Melanie
    Wunderlich, Hans-Joachim
    ETS 2009: EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 155 - 160
  • [35] Parallel Order ATPG for Test Compaction
    Chen, Yu-Wei
    Ho, Yu-Hao
    Chang, Chih-Ming
    Yang, Kai-Chieh
    Li, Ming-Ting
    Li, James Chien-Mo
    2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [36] ATE Assisted Test Response Compaction
    Howard, J. M.
    Reddy, S. M.
    Pomeranz, I.
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 112 - 115
  • [37] On the effects of test compaction on defect coverage
    Reddy, SM
    Pomeranz, I
    Kajihara, S
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 430 - 435
  • [38] A method of static compaction of test stimuli
    Boateng, KO
    Konishi, H
    Nakata, T
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 137 - 142
  • [39] Functional test transformation to improve compaction
    Bareisa, E.
    Jusas, V.
    Motiejunas, K.
    Seinauskas, R.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2008, (03) : 53 - 58
  • [40] A new field test for the 'degree of compaction'
    Cox, DW
    ADVANCES IN SITE INVESTIGATION PRACTICE, 1996, : 487 - 498