An Efficient Error Estimation Technique for Pruning Approximate Data-Flow Graphs in Design Space Exploration

被引:2
|
作者
Vaeztourshizi, Marzieh [1 ]
Pedram, Massoud [1 ]
机构
[1] Univ Southern Calif, Dept Elect Comp Engn, Los Angeles, CA 90007 USA
基金
美国国家科学基金会;
关键词
Approximate Circuits; Error Estimation; Pareto Frontier; Data-Flow Graphs; Look up Tables; Error Metrics;
D O I
10.1109/ISQED54688.2022.9806280
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
In this paper, we present an error estimation and propagation technique which targets high-level design abstraction through considering data-flow graph (DFG) representation of approximate circuits. The proposed technique is utilized for pruning different combinations of exact versus approximate realizations of various operations in the DFG for a design space exploration (DSE) framework The technique relies on the output error estimation of the arithmetic modules of a high-level library by dividing the input range to intervals and then considering different combinations of these intervals (cluster-based estimation of output error). Additionally, the estimation considers the error of the operands. The error for each combination is stored in a look up table (LUT). The efficacy of the proposed method is assessed for two image processing applications. Simulation results show that the framework can efficiently generate the Pareto frontier in the trade-off space of accuracy versus energy efficiency for the two applications.
引用
收藏
页码:102 / 107
页数:6
相关论文
共 36 条
  • [21] gemV-tool: A Comprehensive Soft Error Reliability Estimation Tool for Design Space Exploration
    So, Hwisoo
    Ko, Yohan
    Jung, Jinhyo
    Lee, Kyoungwoo
    Shrivastava, Aviral
    ELECTRONICS, 2023, 12 (22)
  • [22] Pixel-oriented visualization technique for exploration of data-flow: Application to the analysis of binary files and genomic sequences.
    Giron, A
    Deschavanne, P
    Pokropek, AT
    Fertil, B
    VISUAL DATA EXPLORATION AND ANALYSIS VIII, 2001, 4302 : 35 - 40
  • [23] Schedule-aware performance estimation of communication architecture for efficient design space exploration
    Kim, S
    Im, C
    Ha, S
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (05) : 539 - 552
  • [24] Schedule-aware performance estimation of communication architecture for efficient design space exploration
    Kim, S
    Im, C
    Ha, S
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 195 - 200
  • [25] A Systematic Design Space Exploration of MPSoC Based on Synchronous Data Flow Specification
    Lee, Choonseung
    Kim, Sungchan
    Ha, Soonhoi
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 58 (02): : 193 - 213
  • [26] A Systematic Design Space Exploration of MPSoC Based on Synchronous Data Flow Specification
    Choonseung Lee
    Sungchan Kim
    Soonhoi Ha
    Journal of Signal Processing Systems, 2010, 58 : 193 - 213
  • [27] Design of dynamic trajectories for efficient and data-rich exploration of flow reaction design spaces
    Florit, Federico
    Nambiar, Anirudh M. K.
    Breen, Christopher P.
    Jamison, Timothy F.
    Jensen, Klavs F.
    REACTION CHEMISTRY & ENGINEERING, 2021, 6 (12): : 2306 - 2314
  • [28] A DATA FLOW TECHNIQUE FOR THE EFFICIENT DESIGN OF A CLASS OF PARALLEL NON-DATA FLOW SIGNAL PROCESSORS
    THALER, M
    MOSCHYTZ, GS
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1990, 38 (12): : 2162 - 2173
  • [29] Memory data flow Modeling in statistical simulation for the efficient exploration of microprocessor design spaces
    Genbrugge, Davy
    Eeckhout, Lieven
    IEEE TRANSACTIONS ON COMPUTERS, 2008, 57 (01) : 41 - 54
  • [30] Design Space Exploration on Efficient and Accurate Human Pose Estimation from Sparse IMU-Sensing
    Fuerst-Walter, Iris
    Nappi, Antonio
    Harbaum, Tanja
    Becker, Juergen
    2023 IEEE/RSJ INTERNATIONAL CONFERENCE ON INTELLIGENT ROBOTS AND SYSTEMS (IROS), 2023, : 10888 - 10893