An Efficient Error Estimation Technique for Pruning Approximate Data-Flow Graphs in Design Space Exploration

被引:2
|
作者
Vaeztourshizi, Marzieh [1 ]
Pedram, Massoud [1 ]
机构
[1] Univ Southern Calif, Dept Elect Comp Engn, Los Angeles, CA 90007 USA
基金
美国国家科学基金会;
关键词
Approximate Circuits; Error Estimation; Pareto Frontier; Data-Flow Graphs; Look up Tables; Error Metrics;
D O I
10.1109/ISQED54688.2022.9806280
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
In this paper, we present an error estimation and propagation technique which targets high-level design abstraction through considering data-flow graph (DFG) representation of approximate circuits. The proposed technique is utilized for pruning different combinations of exact versus approximate realizations of various operations in the DFG for a design space exploration (DSE) framework The technique relies on the output error estimation of the arithmetic modules of a high-level library by dividing the input range to intervals and then considering different combinations of these intervals (cluster-based estimation of output error). Additionally, the estimation considers the error of the operands. The error for each combination is stored in a look up table (LUT). The efficacy of the proposed method is assessed for two image processing applications. Simulation results show that the framework can efficiently generate the Pareto frontier in the trade-off space of accuracy versus energy efficiency for the two applications.
引用
收藏
页码:102 / 107
页数:6
相关论文
共 36 条
  • [31] Efficient System-Level Design Space Exploration for High-Level Synthesis using Pareto-Optimal Subspace Pruning
    Liao, Yuchao
    Adegbija, Tosiron
    Lysecky, Roman
    2023 28TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC, 2023, : 567 - 572
  • [32] A Cost-Efficient Data-Driven Approach to Design Space Exploration for Personalized Geometric Design in Additive Manufacturing
    Kang, SungKu
    Deng, Xinwei
    Jin, Ran
    JOURNAL OF COMPUTING AND INFORMATION SCIENCE IN ENGINEERING, 2021, 21 (06)
  • [33] Physical vs. Physically-Aware Estimation Flow: Case Study of Design Space Exploration of Adders
    Ratkovic, Ivan
    Palomar, Oscar
    Stanic, Milan
    Unsal, Osman
    Cristal, Adrian
    Valero, Mateo
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 119 - 124
  • [34] High- Level Design Space and Flexibility Exploration for Adaptive, Energy-Efficient WCDMA Channel Estimation Architectures
    Rakossy, Zoltan Endre
    Wang, Zheng
    Chattopadhyay, Anupam
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2012, 2012
  • [35] A high level synthesis design flow with a novel approach for efficient design space exploration in case of multi-parametric optimization objective
    Sengupta, Anirban
    Sedaghat, Reza
    Zeng, Zhipeng
    MICROELECTRONICS RELIABILITY, 2010, 50 (03) : 424 - 437
  • [36] A Physical-Aware Abstraction Flow for Efficient Design-Space Exploration of a Wireless Body Area Network Application
    Crepaldi, M.
    Ros, P. Motto
    Demarchi, D.
    Buckley, J.
    O'Flynn, B.
    Quaglia, D.
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 1005 - 1012