Completion detection in dual-rail asynchronous systems by current-sensing

被引:0
|
作者
Nagy, L. [1 ]
Stopjakova, V. [1 ]
Zalusky, R. [1 ]
机构
[1] Slovak Univ Technol Bratislava, Inst Elect & Photon, Bratislava 81219, Slovakia
关键词
Completion detection; Current sensing; Low power; Asynchronous systems; Dual-rail systems;
D O I
10.1016/j.mejo.2013.03.014
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, we address a novel methodology of detecting a computation completion of the combinatorial block in asynchronous digital systems. The proposed methodology is based on well-known phenomenon that occurs in digital systems realized in CMOS technology. CMOS logic circuits exhibit significantly higher current consumption during the signal transitions than in the static state. This effect can be exploited to separate the idle state from the computation process. The paper presents fundamental background of the completion detection methodology, detailed description of developed current sensor circuitry, achieved simulation results as well as the comparison with the state-of-the-art methods of completion detection and previous research that has been done in this scientific area. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:538 / 544
页数:7
相关论文
共 50 条
  • [21] An asynchronous dual-rail multiplier based on energy-efficient STFB templates
    Chang, Kok-Leong
    Gwee, Bah-Hwee
    Zheng, Yuanjin
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3267 - +
  • [22] Performance analysis of pseudo 4-phase dual-rail asynchronous protocol
    Santhi, M.
    Sarangan, Siddharth
    Murali, K.
    Lakshminarayanan, G.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (08) : 1101 - 1113
  • [23] Literal Decomposition for LUT-Oriented Asynchronous Dual-Rail Logic Synthesis
    Lemberski, Igor
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (07)
  • [24] Asynchronous Adiabatic Design of Full Adder Using Dual-Rail Domino Logic
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Nair, Mithun. G.
    2012 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2012, : 519 - 522
  • [25] Minterm Based Synthesis and Optimization of Asynchronous Dual-rail Encoded Functional Modules
    Zhou, Yu
    Feng, Jianping
    He, Shuqian
    Xu, Qing
    Mak, Terrence
    CONFERENCE PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON CIRCUITS, DEVICES AND SYSTEMS (ICCDS), 2017, : 73 - 79
  • [26] Frequent value cache for low-power asynchronous dual-rail bus
    Choi, BS
    Lee, DI
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 520 - 529
  • [27] Dual-Rail/Single-Rail Hybrid Logic Design for High-Performance Asynchronous Circuit
    Xia, Zhengfan
    Ishihara, Shota
    Hariyama, Masanori
    Kameyama, Michitaka
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [28] An Asynchronous Bundled-Data Template With Current Sensing Completion Detection Technique
    Huang, Yuhao
    Xiao, Shanlin
    Li, Zhiyu
    Yu, Zhiyi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (09) : 3904 - 3908
  • [29] A Four-Phase Dual-Rail Protocol based Asynchronous Arbiter for Neuromorphic Networks
    Chen, Longlong
    Ying, Zhaozhong
    Luo, Chong
    Zhu, Xiaolei
    2017 NINTH INTERNATIONAL CONFERENCE ON INTELLIGENT HUMAN-MACHINE SYSTEMS AND CYBERNETICS (IHMSC 2017), VOL 2, 2017, : 37 - 40
  • [30] Dual-rail four-phase asynchronous circuit design based on DCVSPG logic
    Zhong, Xiong-Guang
    Rong, Meng-Tian
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2004, 38 (SUPPL. 2): : 129 - 132