Completion detection in dual-rail asynchronous systems by current-sensing

被引:0
|
作者
Nagy, L. [1 ]
Stopjakova, V. [1 ]
Zalusky, R. [1 ]
机构
[1] Slovak Univ Technol Bratislava, Inst Elect & Photon, Bratislava 81219, Slovakia
关键词
Completion detection; Current sensing; Low power; Asynchronous systems; Dual-rail systems;
D O I
10.1016/j.mejo.2013.03.014
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, we address a novel methodology of detecting a computation completion of the combinatorial block in asynchronous digital systems. The proposed methodology is based on well-known phenomenon that occurs in digital systems realized in CMOS technology. CMOS logic circuits exhibit significantly higher current consumption during the signal transitions than in the static state. This effect can be exploited to separate the idle state from the computation process. The paper presents fundamental background of the completion detection methodology, detailed description of developed current sensor circuitry, achieved simulation results as well as the comparison with the state-of-the-art methods of completion detection and previous research that has been done in this scientific area. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:538 / 544
页数:7
相关论文
共 50 条
  • [41] Noise-immune dual-rail dynamic circuit for wide fan-in gates in asynchronous designs
    Peiravi, Ali
    Asyaei, Mohammad
    IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2012, 7 (06) : 613 - 621
  • [42] Current Sensing Methodology for Completion Detection in Self-timed Systems
    Nagy, Lukas
    Stopjakova, Viera
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 405 - 406
  • [43] Energy-Aware Dual-Rail Bit-Wise Completion Pipelined Arithmetic Circuit Design
    Di, Jia
    Yuan, J. S.
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 201 - 216
  • [44] Implementation of SM4 Algorithm based on Asynchronous Dual-Rail Low-power Design
    Li, Youqi
    Wu, Xingjun
    Bai, Guoqiang
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 616 - 618
  • [45] Transient Current Sensing Based Completion Detection with Event Separation Logic for High Speed Asynchronous Pipelines
    Kumaran, T.
    Santhi, M.
    Srikanth, M.
    Srinivasan, Narayana
    Balaji, M.
    Lakshminarayan, G.
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 1023 - 1028
  • [46] An Asynchronous Adaptive Priority Round-Robin Arbiter Based on Four-Phase Dual-rail Protocol
    Yang Yintang
    Wu Ruizhen
    Zhang Li
    Zhou Duan
    CHINESE JOURNAL OF ELECTRONICS, 2015, 24 (01) : 1 - 7
  • [47] A dual-loop shunt regulator using current-sensing feedback techniques
    Chen, Jiann-Jong
    Hwang, Bo-Han
    Hwang, Yuh-Shyan
    MICROELECTRONICS JOURNAL, 2010, 41 (12) : 840 - 844
  • [48] An Asynchronous Adaptive Priority Round-Robin Arbiter Based on Four-Phase Dual-rail Protocol
    YANG Yintang
    WU Ruizhen
    ZHANG Li
    ZHOU Duan
    ChineseJournalofElectronics, 2015, 24 (01) : 1 - 7
  • [49] Erasure Detection of a Dual-Rail Qubit Encoded in a Double-Post Superconducting Cavity
    Koottandavida, Akshay
    Tsioutsios, Ioannis
    Kargioti, Aikaterini
    Smith, Cassady R.
    Joshi, Vidul R.
    Dai, Wei
    Teoh, James D.
    Curtis, Jacob C.
    Frunzio, Luigi
    Schoelkopf, Robert J.
    Devoret, Michel H.
    PHYSICAL REVIEW LETTERS, 2024, 132 (18)
  • [50] A New Improved V-Square-Controlled Buck Converter With Rail-to-Rail OTA-Based Current-Sensing Circuits
    Chen, Jiann-Jong
    Hwang, Yuh-Shyan
    Wu, Jyun-Heng
    Lai, Chien-Hung
    Ku, Yi-Tsen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (07) : 1428 - 1436