On-chip Reference-less Clock Jitter Measurement

被引:0
|
作者
Bal, Ankur [1 ]
Singh, Rupesh [1 ]
机构
[1] STMicroelectronics India, Greater Noida, India
关键词
Jitter; sigma-delta; continuous time; modulator; SNR; in-situ measurement; TO-DIGITAL CONVERTER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel on-chip clock jitter measurement scheme without the need of any reference entities. The proposed technique utilizes the degrading effect of jitter on performance metrics of a Continuous Time Sigma Delta Modulator based Analog to Digital Converter (CTSD ADC). The impact of jitter on modulator performance is very systematic and quantifiable. This coherent jitter influence on SNR (Signal to Noise Ratio) of the CTSD ADC is deployed into an architecture for in-situ jitter measurement during the operational, test or debug phase. The output response is analyzed on-chip using a simplified version of the sine-wave fitting algorithm to compute the SNR. The achieved performance is scalable with technology node and can in principle be increased as much as desired. High measurement resolutions less than 1pS can be achieved.
引用
收藏
页数:3
相关论文
共 50 条
  • [41] Clock IC increases 'jitter' reference
    Anon
    Electronic Product Design, 2001, 22 (07):
  • [42] Self-refereed on-chip jitter measurement circuit using vernier oscillators
    Xia, T
    Zheng, H
    Li, J
    Ginawi, A
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 218 - 223
  • [43] On-chip long-term jitter measurement for PLL based on undersampling technique
    Cai, Zhikuang
    Xu, Haobo
    Que, Shixuan
    Shan, Weiwei
    Yang, Jun
    IEICE ELECTRONICS EXPRESS, 2013, 10 (24):
  • [44] Jitter characteristics of an on-chip voltage reference-locked time-to-digital converter
    Nissinen, Ilkka
    Kostamovaara, Juha
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 64 (03) : 271 - 280
  • [45] On-chip Jitter Measurement Using Vernier Ring Time-to-digital Converter
    Yu, Jianjun
    Dai, Fa Foster
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 167 - 170
  • [46] DESIGNING ON-CHIP CLOCK GENERATORS
    CHEN, DL
    IEEE CIRCUITS AND DEVICES MAGAZINE, 1992, 8 (04): : 32 - 36
  • [47] On-chip clock faults' detector
    Metra, C
    Favalli, M
    Di Francescantonio, S
    Riccò, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 555 - 564
  • [48] On-Chip Clock Faults' Detector
    C. Metra
    M. Favalli
    S. Di Francescantonio
    B. Riccò
    Journal of Electronic Testing, 2002, 18 : 555 - 564
  • [49] Jitter characteristics of an on-chip voltage reference-locked time-to-digital converter
    Ilkka Nissinen
    Juha Kostamovaara
    Analog Integrated Circuits and Signal Processing, 2010, 64 : 271 - 280
  • [50] On-Chip Clock Network Skew Measurement using Sub-Sampling
    Das, Pratap Kumar
    Amrutur, Bharadwaj
    Sridhar, J.
    Visvanathan, V.
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 397 - +