On-chip Reference-less Clock Jitter Measurement

被引:0
|
作者
Bal, Ankur [1 ]
Singh, Rupesh [1 ]
机构
[1] STMicroelectronics India, Greater Noida, India
关键词
Jitter; sigma-delta; continuous time; modulator; SNR; in-situ measurement; TO-DIGITAL CONVERTER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel on-chip clock jitter measurement scheme without the need of any reference entities. The proposed technique utilizes the degrading effect of jitter on performance metrics of a Continuous Time Sigma Delta Modulator based Analog to Digital Converter (CTSD ADC). The impact of jitter on modulator performance is very systematic and quantifiable. This coherent jitter influence on SNR (Signal to Noise Ratio) of the CTSD ADC is deployed into an architecture for in-situ jitter measurement during the operational, test or debug phase. The output response is analyzed on-chip using a simplified version of the sine-wave fitting algorithm to compute the SNR. The achieved performance is scalable with technology node and can in principle be increased as much as desired. High measurement resolutions less than 1pS can be achieved.
引用
收藏
页数:3
相关论文
共 50 条
  • [21] Measurements of the effect of jitter on the performance of clock retiming circuits for on-chip interconnects
    Kadayinti, Naveen
    Baghini, Maryam Shojaei
    Sharma, Dinesh K.
    MICROELECTRONICS JOURNAL, 2018, 81 : 101 - 106
  • [22] Programmable reference generator for on-chip measurement
    Backenius, E.
    Sall, E.
    Andersson, K. Ola
    Vesterbacka, M.
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 89 - +
  • [23] 0.89 mW On-Chip Jitter-Measurement Circuit for High Speed Clock with Sub-Picosecond Resolution
    Gantsog, Enkhbayasgalan
    Liu, Deyu
    Apsel, Alyssa B.
    ESSCIRC CONFERENCE 2016, 2016, : 457 - 460
  • [24] On-Chip Measurement of Clock and Data Jitter With Sub-Picosecond Accuracy for 10 Gb/s Multilane CDRs
    Liang, Joshua
    Jalali, Mohammad Sadegh
    Sheikholeslami, Ali
    Kibune, Masaya
    Tamura, Hirotaka
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 845 - 855
  • [25] Jitter suppressed on-chip clock distribution using package plane cavity resonance
    Lee, Woojin
    Ryu, Chunghyun
    Park, Jongbae
    Kim, Joungho
    2008 ASIA-PACIFIC SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY AND 19TH INTERNATIONAL ZURICH SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, VOLS 1 AND 2, 2008, : 427 - 430
  • [26] An on-chip jitter measurement circuit with sub-picosecond resolution
    Jenkins, KA
    Jose, AP
    Heidel, DF
    ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, : 157 - 160
  • [27] A reference-less semiconductor ion sensor
    Zeng, Ruixue
    Zhang, Junkai
    Sun, Cuiling
    Xu, Ming
    Zhang, Shi-Li
    Wu, Dongping
    SENSORS AND ACTUATORS B-CHEMICAL, 2018, 254 : 102 - 109
  • [28] On-chip accumulated jitter measurement for phase-locked loops
    Li, Chih-Feng
    Yang, Shao-Sheng
    Chang, Tsin-Yuan
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1184 - 1187
  • [29] On-Chip Measurement of Jitter Transfer and Supply Sensitivity of PLL/DLLs
    Kim, Jaeha
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (06) : 449 - 453
  • [30] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops
    Li, Miao
    Kwasniewski, Tad
    Wang, Shoujun
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2358 - +