Parallel Pipelined FFT Architecture for Real Valued Signals

被引:0
|
作者
Suganya, V [1 ]
Paramasivam, C. [1 ]
机构
[1] KS Rangasamy Coll Technol, Dept Elect & Commun Engn, Tiruchengode, India
关键词
Multipath delay commutator (MDC); Fast Fourier Transform; real valued signals; radix-2(3); radix-2(4); Parallel; pipelining;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Most signal processing applications that uses real valued signals are designed and implemented using Fast Fourier algorithms. The imaginary parts of butterflies are scheduled in place of repeated operation for radix-2(3) and radix-2(4) butterfly structures to deal with the hybrid data path. Along with this scheduling technique folding methodology is used to reduce the redundant samples in the real valued signals. hardware complexity is reduced by using Multiple Delay Commutator (MDC) architecture for parallel samples. As a result of this butterfly structure, hardware complexity, area, power and delay is greatly reduced and the throughput is increased.
引用
收藏
页码:2146 / 2149
页数:4
相关论文
共 50 条
  • [21] A pipelined architecture for normal I/O order FFT
    Xue Liu
    Feng Yu
    Ze-ke Wang
    Journal of Zhejiang University SCIENCE C, 2011, 12 : 76 - 82
  • [22] A pipelined architecture for normal I/O order FFT
    Xue LIUFeng YUZeke WANG Department of Instrument EngineeringZhejiang UniversityHangzhou China
    JournalofZhejiangUniversity-ScienceC(Computers&Electronics), 2011, 12 (01) : 76 - 82
  • [23] A parallel FFT architecture for FPGAs
    Palmer, J
    Nelson, B
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 948 - 953
  • [24] Pipelined Parallel FFT Architectures via Folding Transformation
    Ayinala, Manohar
    Brown, Michael
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (06) : 1068 - 1081
  • [25] A pipelined architecture for normal I/O order FFT
    Liu, Xue
    Yu, Feng
    Wang, Ze-ke
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2011, 12 (01): : 76 - 82
  • [26] A pipelined shared-memory architecture for FFT processors
    Jia, LH
    Gao, YH
    Tenhunen, H
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 804 - 807
  • [28] FPGA based area optimized parallel pipelined Radix-22 feed forward FFT architecture
    Ajmal, S. A.
    Gangadharaiah, S. L.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1302 - 1307
  • [29] A Continuous-Flow Memory-Based Architecture for Real-Valued FFT
    Mao, Xiu-Bin
    Ma, Zhen-Guo
    Yu, Feng
    Xing, Qian-Jian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (11) : 1352 - 1356
  • [30] Computation of an efficient pipelined fast Fourier transform architecture characterized with real-valued functions
    Prasad, Surya
    Chellaperumal, Arunachalaperumal
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2025, 24 (01)