In-DRAM Cache Management for Low Latency and Low Power 3D-Stacked DRAMs

被引:4
|
作者
Shin, Ho Hyun [1 ,2 ]
Chung, Eui-Young [2 ]
机构
[1] Samsung Elect Co Ltd, Hwasung 18448, South Korea
[2] Yonsei Univ, Sch Elect & Elect Engn, Seoul 03722, South Korea
基金
新加坡国家研究基金会;
关键词
3D-stacked; DRAM; in-DRAM cache; low-latency; low-power;
D O I
10.3390/mi10020124
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
Recently, 3D-stacked dynamic random access memory (DRAM) has become a promising solution for ultra-high capacity and high-bandwidth memory implementations. However, it also suffers from memory wall problems due to long latency, such as with typical 2D-DRAMs. Although there are various cache management techniques and latency hiding schemes to reduce DRAM access time, in a high-performance system using high-capacity 3D-stacked DRAM, it is ultimately essential to reduce the latency of the DRAM itself. To solve this problem, various asymmetric in-DRAM cache structures have recently been proposed, which are more attractive for high-capacity DRAMs because they can be implemented at a lower cost in 3D-stacked DRAMs. However, most research mainly focuses on the architecture of the in-DRAM cache itself and does not pay much attention to proper management methods. In this paper, we propose two new management algorithms for the in-DRAM caches to achieve a low-latency and low-power 3D-stacked DRAM device. Through the computing system simulation, we demonstrate the improvement of energy delay product up to 67%.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] Built-In Self-Test Design for the 3D-Stacked Wide-I/O DRAM
    Kun-Lun Luo
    Ming-Hsueh Wu
    Chun-Lung Hsu
    Chen-An Chen
    Journal of Electronic Testing, 2016, 32 : 111 - 123
  • [42] Coarse Granularity Data Migration Based Power Management Mechanism for 3D DRAM Cache
    Qiu, Litiao
    Wang, Lei
    Zhang, Hongguang
    Zhao, Zhenyu
    Dou, Qiang
    ADVANCED COMPUTER ARCHITECTURE, ACA 2016, 2016, 626 : 15 - 27
  • [43] Carrier-Scale Packet Processing Architecture Using Interleaved 3D-Stacked DRAM and Its Analysis
    Korikawa, Tomohiro
    Kawabata, Akio
    He, Fujun
    Oki, Eiji
    IEEE ACCESS, 2019, 7 : 75500 - 75514
  • [44] Performance and Area Trade-Off of 3D-Stacked DRAM Based Chip Multiprocessor with Hybrid Interconnect
    Pandey, Rakesh
    Sahu, Aryabartta
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (04) : 1945 - 1959
  • [45] Built-In Self-Test Design for the 3D-Stacked Wide-I/O DRAM
    Luo, Kun-Lun
    Wu, Ming-Hsueh
    Hsu, Chun-Lung
    Chen, Chen-An
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (02): : 111 - 123
  • [46] A Hybrid Architecture With Low Latency Interfaces Enabling Dynamic Cache Management
    Gemieux, Michel
    Li, Meng
    Savaria, Yvon
    David, Jean-Pierre
    Zhu, Guchuan
    IEEE ACCESS, 2018, 6 : 62826 - 62839
  • [47] Thermal-Aware Energy Minimization of 3D-Stacked L3 Cache with Error Rate Limitation
    Yun, Woojin
    Kang, Kyungsu
    Kyung, Chong-Min
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1672 - 1675
  • [48] A low-power monolithically stacked 3D-TCAM
    Lin, Mingjie
    Luo, Jianying
    Ma, Yaling
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3318 - +
  • [49] 3.2 Megapixel 3D-Stacked Charge Focusing SPAD for Low-Light Imaging and Depth Sensing
    Morimoto, K.
    Iwata, J.
    Shinohara, M.
    Sekine, H.
    Abdelghafar, A.
    Tsuchiya, H.
    Kuroda, Y.
    Tojima, K.
    Endo, W.
    Maehashi, Y.
    Ota, Y.
    Sasago, T.
    Maekawa, S.
    Hikosaka, S.
    Kanou, T.
    Kato, A.
    Tezuka, T.
    Yoshizaki, S.
    Ogawa, T.
    Uehira, K.
    Ehara, A.
    Inui, F.
    Matsuno, Y.
    Sakurai, K.
    Ichikawa, T.
    2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [50] A 3D-Stacked SRAM Using Inductive Coupling with Low-Voltage Transmitter and 12:1 SerDes
    Shiba, Kota
    Omori, Tatsuo
    Ueyoshi, Kodai
    Ando, Kota
    Hirose, Kazutoshi
    Takamaeda-Yamazaki, Shinya
    Motomura, Masato
    Hamada, Mototsugu
    Kuroda, Tadahiro
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,