In-DRAM Cache Management for Low Latency and Low Power 3D-Stacked DRAMs

被引:4
|
作者
Shin, Ho Hyun [1 ,2 ]
Chung, Eui-Young [2 ]
机构
[1] Samsung Elect Co Ltd, Hwasung 18448, South Korea
[2] Yonsei Univ, Sch Elect & Elect Engn, Seoul 03722, South Korea
基金
新加坡国家研究基金会;
关键词
3D-stacked; DRAM; in-DRAM cache; low-latency; low-power;
D O I
10.3390/mi10020124
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
Recently, 3D-stacked dynamic random access memory (DRAM) has become a promising solution for ultra-high capacity and high-bandwidth memory implementations. However, it also suffers from memory wall problems due to long latency, such as with typical 2D-DRAMs. Although there are various cache management techniques and latency hiding schemes to reduce DRAM access time, in a high-performance system using high-capacity 3D-stacked DRAM, it is ultimately essential to reduce the latency of the DRAM itself. To solve this problem, various asymmetric in-DRAM cache structures have recently been proposed, which are more attractive for high-capacity DRAMs because they can be implemented at a lower cost in 3D-stacked DRAMs. However, most research mainly focuses on the architecture of the in-DRAM cache itself and does not pay much attention to proper management methods. In this paper, we propose two new management algorithms for the in-DRAM caches to achieve a low-latency and low-power 3D-stacked DRAM device. Through the computing system simulation, we demonstrate the improvement of energy delay product up to 67%.
引用
收藏
页数:15
相关论文
共 50 条
  • [21] SOBLPM: Stochastic Optimization Based Link Power Management for 3D-Stacked Memories
    Pandey, Shubhang
    Venkatesh, T. G.
    PROCEEDINGS OF THE 2022 15TH IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (DCAS 2022), 2022,
  • [22] Latency-aware Utility-based NUCA Cache Partitioning in 3D-Stacked Multi-Processor Systems
    Jung, Jongpil
    Kim, Seonpil
    Kyung, Chong-Min
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 125 - 130
  • [23] Thermal-Aware Memory Management Unit of 3D-Stacked DRAM for 3D High Definition (HD) Video
    Chang, Chih-Yuan
    Huang, Po-Tsang
    Chen, Yi-Chun
    Chang, Tian-Sheuan
    Hwang, Wei
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 76 - 81
  • [24] Building a Low Latency, Highly Associative DRAM Cache with the Buffered Way Predictor
    Wang, Zhe
    Jimenez, Daniel A.
    Zhang, Tao
    Loh, Gabriel H.
    Xie, Yuan
    PROCEEDINGS OF 28TH IEEE INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING, (SBAC-PAD 2016), 2016, : 109 - 117
  • [25] HAMLeT: Hardware Accelerated Memory Layout Transform within 3D-stacked DRAM
    Akin, Berkin
    Hoe, James C.
    Franchetti, Franz
    2014 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2014,
  • [26] Opportunities of Synergistically Adjusting Voltage-Frequency Levels of Cores and DRAMs in CMPs with 3D-Stacked DRAMs for Efficient Thermal Control
    Chen, Yi-Jung
    Yang, Chia-Lin
    Lin, Pin-Sheng
    Lu, Yi-Chang
    APPLIED COMPUTING REVIEW, 2016, 16 (01): : 26 - 35
  • [27] A Lean, Low Power, Low Latency DRAM Memory Controller for Transprecision Computing
    Sudarshan, Chirag
    Lappas, Jan
    Weis, Christian
    Mathew, Deepak M.
    Jung, Matthias
    Wehn, Norbert
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, SAMOS 2019, 2019, 11733 : 429 - 441
  • [28] At the Locus of Performance: Quantifying the Effects of Copious 3D-Stacked Cache on HPC Workloads
    Domke, Jens
    Vatai, Emil
    Gerofi, Balazs
    Kodama, Yuetsu
    Wahib, Mohamed
    Podobas, Artur
    Mittal, Sparsh
    Pericas, Miquel
    Zhang, Lingqi
    Chen, Peng
    Drozd, Aleksandr
    Matsuoka, Satoshi
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2023, 20 (04)
  • [29] Reliability-Performance Tradeoffs between 2.5D and 3D-Stacked DRAM Processors
    Hassan, Syed Minhaj
    Song, William J.
    Mukhopadhyay, Saibal
    Yalamanchili, Sudhakar
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [30] Carrier-Scale Packet Processing System using Interleaved 3D-Stacked DRAM
    Korikawa, Tomohiro
    Kawabata, Akio
    He, Fujun
    Oki, Eiji
    2018 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2018,