In-DRAM Cache Management for Low Latency and Low Power 3D-Stacked DRAMs

被引:4
|
作者
Shin, Ho Hyun [1 ,2 ]
Chung, Eui-Young [2 ]
机构
[1] Samsung Elect Co Ltd, Hwasung 18448, South Korea
[2] Yonsei Univ, Sch Elect & Elect Engn, Seoul 03722, South Korea
基金
新加坡国家研究基金会;
关键词
3D-stacked; DRAM; in-DRAM cache; low-latency; low-power;
D O I
10.3390/mi10020124
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
Recently, 3D-stacked dynamic random access memory (DRAM) has become a promising solution for ultra-high capacity and high-bandwidth memory implementations. However, it also suffers from memory wall problems due to long latency, such as with typical 2D-DRAMs. Although there are various cache management techniques and latency hiding schemes to reduce DRAM access time, in a high-performance system using high-capacity 3D-stacked DRAM, it is ultimately essential to reduce the latency of the DRAM itself. To solve this problem, various asymmetric in-DRAM cache structures have recently been proposed, which are more attractive for high-capacity DRAMs because they can be implemented at a lower cost in 3D-stacked DRAMs. However, most research mainly focuses on the architecture of the in-DRAM cache itself and does not pay much attention to proper management methods. In this paper, we propose two new management algorithms for the in-DRAM caches to achieve a low-latency and low-power 3D-stacked DRAM device. Through the computing system simulation, we demonstrate the improvement of energy delay product up to 67%.
引用
收藏
页数:15
相关论文
共 50 条
  • [1] Design Space Exploration for 3D-stacked DRAMs
    Weis, Christian
    Wehn, Norbert
    Igor, Loi
    Benini, Luca
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 389 - 394
  • [2] Controller Architecture for Low-Power, Low-Latency DRAM With Built-in Cache
    Liu, Zhi-Yong
    Shih, Hsiu-Chuan
    Lin, Bing-Yang
    Wu, Cheng-Wen
    IEEE DESIGN & TEST, 2017, 34 (02) : 69 - 78
  • [3] Run-time adaptive data page mapping: A Comparison with 3D-stacked DRAM cache
    Pandey, Rakesh
    Sahu, Aryabartta
    JOURNAL OF SYSTEMS ARCHITECTURE, 2020, 110
  • [4] Modeling TSV Open Defects in 3D-Stacked DRAM
    Jiang, Li
    Liu, Yuxi
    Duan, Lian
    Xie, Yuan
    Xu, Qiang
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [5] Data Reorganization in Memory Using 3D-stacked DRAM
    Akin, Berkin
    Franchetti, Franz
    Hoe, James C.
    2015 ACM/IEEE 42ND ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2015, : 131 - 143
  • [6] Packet Processing Architecture Using Last-Level-Cache Slices and Interleaved 3D-Stacked DRAM
    Korikawa, Tomohiro
    Kawabata, Akio
    He, Fujun
    Oki, Eiji
    IEEE ACCESS, 2020, 8 : 59290 - 59304
  • [7] EXTREME: Exploiting Page Table for Reducing Refresh Power of 3D-Stacked DRAM Memory
    Shin, Ho Hyun
    Park, Young Min
    Choi, Duheon
    Kim, Byoung Jin
    Cho, Dae-Hyung
    Chung, Eui-Young
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (01) : 32 - 44
  • [8] Exploring Synergistic DVFS Control of Cores and DRAMs for Thermal Efficiency in CMPs with 3D-stacked DRAMs
    Lin, Ping-Sheng
    Chen, Yi-Jung
    Yang, Chia-Lin
    Lu, Yi-Chang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 304 - 304
  • [9] Packet Processing Architecture with Off-Chip Last Level Cache Using Interleaved 3D-Stacked DRAM
    Korikawa, Tomohiro
    Kawabata, Akio
    He, Fujun
    Oki, Eiji
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2021, E104B (02) : 149 - 157
  • [10] Temperature-Aware Energy Minimization of 3D-Stacked L2 DRAM Cache through DVFS
    Yun, Woojin
    Jung, Jongpil
    Kang, Kyungsu
    Kyung, Chong-Min
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 475 - 478