Analysis of hardware implementations of deblocking filter for video codecs

被引:0
|
作者
Rajabai, C. Prayline [1 ]
Sivanantham, S. [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore 632014, Tamil Nadu, India
关键词
VLSI architecture; deblocking filter; H264; AVC; H265; MPEG; video coding; VLSI ARCHITECTURE; HIGH-THROUGHPUT; HEVC; CYCLES/MB; COMPLEXITY; PIPELINE; DESIGN;
D O I
10.1504/IJMPT.2020.110110
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
H.264 and H.265 are the most popular video coding standards used for various applications. These coding standards use multiple modules to perform video compression. Among the various modules, the deblocking filter (DBF) is one of the critical modules in the video codec, which requires extensive computation. It is computationally complicated and critically time-consuming. DBF removes the blocking artefacts caused due to inverse transform, intra-prediction, inter-frame prediction and motion compensated prediction. For the past two decades, the deblocking filtering algorithm is implemented in hardware and research is still going on for realising optimised hardware solutions for this critical module. Efficient hardware implementation of the DBF is essential for high-resolution video applications such as HDTV to increase the decoding throughput, to achieve high speed and to reduce the off-chip memory access cycles. This paper presents an intricate analysis of various hardware architectures of DBF used for H.264 and H.265 coding standards.
引用
收藏
页码:214 / 235
页数:22
相关论文
共 50 条
  • [1] Low power H.264 deblocking filter hardware implementations
    Parlak, Mustafa
    Hamzaoglu, Ilker
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2008, 54 (02) : 808 - 816
  • [2] A NOVEL SCALABLE DEBLOCKING FILTER ARCHITECTURE FOR H.264/AVC AND SVC VIDEO CODECS
    Cervero, T.
    Otero, A.
    Lopez, S.
    De La Torre, E.
    Callico, G.
    Sarmiento, R.
    Riesgo, T.
    2011 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), 2011,
  • [3] A HIGH PERFORMANCE DEBLOCKING FILTER HARDWARE FOR HIGH EFFICIENCY VIDEO CODING
    Ozcan, Erdem
    Adibelli, Yusuf
    Hamzaoglu, Ilker
    2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS, 2013,
  • [4] Hardware Deblocking Filter and Impact
    Lian, Hao
    Ghanbari, Mohammed
    ADVANCED INTELLIGENT COMPUTING THEORIES AND APPLICATIONS, PROCEEDINGS: WITH ASPECTS OF CONTEMPORARY INTELLIGENT COMPUTING TECHNIQUES, 2008, 15 : 161 - 168
  • [5] A Deblocking Filter Hardware Architecture for the High Efficiency Video Coding Standard
    Diniz, Claudio Machado
    Shafique, Muhammad
    Dalcin, Felipe Vogel
    Bampi, Sergio
    Henkel, Joerg
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1509 - 1514
  • [6] COOPERATIVE CPU plus GPU DEBLOCKING FILTER PARALLELIZATION FOR HIGH PERFORMANCE HEVC VIDEO CODECS
    de Souza, Diego F.
    Roma, Nuno
    Sousa, Leonel
    2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [7] A High Performance Deblocking Filter Hardware for High Efficiency Video Coding
    Ozcan, Erdem
    Adibelli, Yusuf
    Hamzaoglu, Ilker
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2013, 59 (03) : 714 - 720
  • [8] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (02) : 713 - 719
  • [9] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 405 - 406
  • [10] COMPARISON OF DIFFERENT PARALLEL IMPLEMENTATIONS FOR DEBLOCKING FILTER OF HEVC
    Kotra, Anand Meher
    Raulet, Mickael
    Deforges, Olivier
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2721 - 2725