Analysis of hardware implementations of deblocking filter for video codecs

被引:0
|
作者
Rajabai, C. Prayline [1 ]
Sivanantham, S. [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore 632014, Tamil Nadu, India
来源
INTERNATIONAL JOURNAL OF MATERIALS & PRODUCT TECHNOLOGY | 2020年 / 60卷 / 2-4期
关键词
VLSI architecture; deblocking filter; H264; AVC; H265; MPEG; video coding; VLSI ARCHITECTURE; HIGH-THROUGHPUT; HEVC; CYCLES/MB; COMPLEXITY; PIPELINE; DESIGN;
D O I
10.1504/IJMPT.2020.110110
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
H.264 and H.265 are the most popular video coding standards used for various applications. These coding standards use multiple modules to perform video compression. Among the various modules, the deblocking filter (DBF) is one of the critical modules in the video codec, which requires extensive computation. It is computationally complicated and critically time-consuming. DBF removes the blocking artefacts caused due to inverse transform, intra-prediction, inter-frame prediction and motion compensated prediction. For the past two decades, the deblocking filtering algorithm is implemented in hardware and research is still going on for realising optimised hardware solutions for this critical module. Efficient hardware implementation of the DBF is essential for high-resolution video applications such as HDTV to increase the decoding throughput, to achieve high speed and to reduce the off-chip memory access cycles. This paper presents an intricate analysis of various hardware architectures of DBF used for H.264 and H.265 coding standards.
引用
收藏
页码:214 / 235
页数:22
相关论文
共 50 条
  • [31] A pipelined hardware architecture of deblocking filter in H.264/AVC
    Chen, Qing
    Zheng, Wei
    Fang, Jian
    Luo, Kai
    Shi, Bing
    Zhang, Ming
    Zhang, Xianmin
    2008 THIRD INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA, VOLS 1-3, 2008, : 774 - +
  • [32] Energy Reduction Techniques for H.264 Deblocking Filter Hardware
    Adibelli, Yusuf
    Parlak, Mustafa
    Hamzaoglu, Ilker
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (03) : 1399 - 1407
  • [33] A Parallel Hardware Architecture of Deblocking Filter in H264/AVC
    Kthiri, M.
    Kadionik, P.
    Levi, H.
    Loukil, H.
    Ben Atitallah, A.
    Masmoudi, N.
    2010 9TH INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND TELECOMMUNICATIONS (ISETC), 2010, : 341 - 344
  • [34] HARDWARE ARCHITECTURE FOR H.264/AVC DEBLOCKING FILTER ALGORITHM
    Loukil, H.
    Ben Atitallah, A.
    Masmoudi, N.
    2009 6TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES, VOLS 1 AND 2, 2009, : 683 - +
  • [35] Scalable Wavefront Parallel Streaming Deblocking Filter Hardware for HEVC Decoder
    Baldev, Swamy
    Anumandla, Kiran Kumar
    Peesapati, Rangababu
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2020, 66 (01) : 41 - 50
  • [36] Scalable High Performance Loop filter Architecture for Video Codecs
    Nandan, Niraj
    Mody, Mihir
    2013 IEEE SECOND INTERNATIONAL CONFERENCE ON IMAGE INFORMATION PROCESSING (ICIIP), 2013, : 389 - 394
  • [37] Fast Deblocking Filter for Stereoscopic Video Coding in Mobile Broadcasting
    Shin, SeungHo
    Chai, YoungJoon
    Kim, TaeYong
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (02) : 811 - 816
  • [38] Locally adaptive deblocking filter for low bit rate video
    Cahill, B
    Heneghan, C
    2000 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL II, PROCEEDINGS, 2000, : 664 - 667
  • [39] DSP IMPLEMENTATIONS OF SOPHISTICATED SPEECH CODECS
    TAKA, M
    MARUTA, R
    UNAGAMI, S
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1988, 6 (02) : 274 - 282
  • [40] An efficient hardware architecture for H.264 adaptive deblocking filter algorithm
    Parlak, Mustafa
    Hamzaoglu, Ilker
    AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 381 - +