Analysis of hardware implementations of deblocking filter for video codecs

被引:0
|
作者
Rajabai, C. Prayline [1 ]
Sivanantham, S. [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore 632014, Tamil Nadu, India
来源
INTERNATIONAL JOURNAL OF MATERIALS & PRODUCT TECHNOLOGY | 2020年 / 60卷 / 2-4期
关键词
VLSI architecture; deblocking filter; H264; AVC; H265; MPEG; video coding; VLSI ARCHITECTURE; HIGH-THROUGHPUT; HEVC; CYCLES/MB; COMPLEXITY; PIPELINE; DESIGN;
D O I
10.1504/IJMPT.2020.110110
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
H.264 and H.265 are the most popular video coding standards used for various applications. These coding standards use multiple modules to perform video compression. Among the various modules, the deblocking filter (DBF) is one of the critical modules in the video codec, which requires extensive computation. It is computationally complicated and critically time-consuming. DBF removes the blocking artefacts caused due to inverse transform, intra-prediction, inter-frame prediction and motion compensated prediction. For the past two decades, the deblocking filtering algorithm is implemented in hardware and research is still going on for realising optimised hardware solutions for this critical module. Efficient hardware implementation of the DBF is essential for high-resolution video applications such as HDTV to increase the decoding throughput, to achieve high speed and to reduce the off-chip memory access cycles. This paper presents an intricate analysis of various hardware architectures of DBF used for H.264 and H.265 coding standards.
引用
收藏
页码:214 / 235
页数:22
相关论文
共 50 条
  • [21] An hardware efficient deblocking filter for H.264/AVC
    Cheng, CC
    Chang, TS
    ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 235 - 236
  • [22] An improved adaptive deblocking filter for MPEG video decoder
    Kwon, DK
    Shen, MY
    Kuo, CCJ
    Image and Video Communications and Processing 2005, Pts 1 and 2, 2005, 5685 : 702 - 712
  • [23] A post deblocking filter for H.264 video
    Huang, Yao-Min
    Leou, Jin-Jang
    Cheng, Ming-Hui
    PROCEEDINGS - 16TH INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATIONS AND NETWORKS, VOLS 1-3, 2007, : 1137 - 1142
  • [24] Comparative Analysis: Conventional Video Codecs v/s Compressive Sensing Video Codecs
    Ebrahim, Mansoor
    Adil, Syed Hasan
    Gul, Tayyab
    Raza, Kamran
    2018 3RD INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, SCIENCES AND TECHNOLOGY (ICEEST), 2018,
  • [25] A directional and scalable streaming deblocking filter hardware architecture for HEVC decoder
    Baldev, Swamy
    Rathore, Pradeep Kumar
    Peesapati, Rangababu
    Anumandla, Kiran Kumar
    MICROPROCESSORS AND MICROSYSTEMS, 2021, 84
  • [26] Deblocking filter by color psychology analysis for H.264/AVC video coders
    Yeh, Chia-Hung
    Huang, Kai-Lin
    Chern, Shiunn-Jang
    2008 FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PROCEEDINGS, 2008, : 802 - 805
  • [27] Comparison of 2D Median Filter Hardware Implementations for Real-Time Stereo Video
    Scott, Jesse
    Pusateri, Michael
    Mushtaq, Muhammad Umar
    2008 37TH IEEE APPLIED IMAGERY PATTERN RECOGNITION WORKSHOP, 2008, : 176 - +
  • [28] Emission Analysis of Hardware Implementations
    Tajik, Shahin
    Nedospasov, Dmitry
    Seifert, Jean-Pierre
    Helfmeier, Clemens
    Boit, Christian
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 528 - 534
  • [29] A Novel Hardware Architecture of Deblocking Filter in H.264/AVC
    Ayadi, Lella Aicha
    Dammak, Taheni
    Loukil, Hassen
    Masmoudi, Nouri
    14TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL & COMPUTER ENGINEERING STA 2013, 2013, : 474 - 479
  • [30] DEBLOCKING FILTER FOR ARTIFACT REDUCTION IN DISTRIBUTED COMPRESSIVE VIDEO SENSING
    Khanh Quoc Dinh
    Shim, Hiukjae
    Jeon, Byeungwoo
    2012 IEEE VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2012,