A Symmetrical Multilevel Inverter Topology with Minimal Switch Count and Total Harmonic Distortion

被引:13
|
作者
Janardhan, Kavali [1 ]
Mittal, Arvind [1 ]
Ojha, Amit [2 ]
机构
[1] Maulana Azad Natl Inst Technol, Energy Ctr, Bhopal 462003, Madhya Pradesh, India
[2] Maulana Azad Natl Inst Technol, Dept Elect Engn, Bhopal 462003, Madhya Pradesh, India
关键词
Multilevel inverter (MLI); sinusoidal pulse width modulation (SPWM); reduced power component count; dSPACE; 1104; total harmonic distortion (THD); REDUCED NUMBER; CONVERTER; CONFIGURATION;
D O I
10.1142/S0218126620501741
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A multilevel inverter (MLI) with reduced number of power devices, especially for the higher output levels, is presented in this paper. The generalized topology for (2n + 1) level MLI is developed with symmetrical isolated dc sources and (n + 3) number of switches. A five-level MLI is developed with five power switches and then by adding each one additional switch two more levels are added in the output voltage waveform. With the help of lookup table, the working principle of the proposed five-level MLI topology is explained. Sinusoidal pulse width modulation-phase disposition control technique has been used to get a minimal total harmonic distortion (THD). The proposed MLI topology is simulated on the MATLAB platform. The laboratory prototype is developed for five-level MLI, and the experimental results obtained validate the simulation studies. The dSPACE 1104 is used for generating gate pulses in case of experimentation. The output voltage and current THDs obtained are 9.20% and 4.60%, respectively; the harmonics are mitigated more with five-level inverter. The proposed topology is compared with the cascaded H-bridge multilevel inverter.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] Low Switching Frequency Based Asymmetrical Multilevel Inverter Topology With Reduced Switch Count
    Siddique, Marif Daula
    Mekhilef, Saad
    Shah, Noraisyah Mohamed
    Sarwar, Adil
    Iqbal, Atif
    Tayyab, Mohammad
    Ansari, Mohsin Karim
    IEEE ACCESS, 2019, 7 : 86374 - 86383
  • [22] A New Hybrid Multilevel Inverter Topology with Reduced Switch Count and dc Voltage Sources
    Bassi, Hussain Mohammad
    Salam, Zainal
    ENERGIES, 2019, 12 (06)
  • [23] A Review On Multilevel Inverter with Reduced Switch Count
    Vijayaraja, L.
    Kumar, S. Ganesh
    Rivera, M.
    2016 IEEE INTERNATIONAL CONFERENCE ON AUTOMATICA (ICA-ACCA), 2016,
  • [24] A Reduced Switch Multilevel Inverter for Harmonic Reduction
    Valsan, Nikhil K.
    Joseph, K. D.
    2012 ASIA-PACIFIC POWER AND ENERGY ENGINEERING CONFERENCE (APPEEC), 2012,
  • [25] A new generalized switched diode multilevel inverter topology with reduced switch count and voltage on switches
    Jagabar Sathik, M.
    Prabaharan, N.
    Ibrahim, S. A. A.
    Vijaykumar, K.
    Blaabjerg, Frede
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (04) : 619 - 637
  • [26] Symmetrical and Asymmetrical Reduced Device Multilevel Inverter Topology
    Chappa, Anilkumar
    Gupta, Shubhrata
    Sahu, Lalit Kumar
    Gautam, Shivam Prakash
    Gupta, Krishna Kumar
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (01) : 885 - 896
  • [27] Total Harmonic Distortion Comparison Analysis between High-Power Density Inverter and Multilevel Inverter
    Khalid, K. A.
    Fahmi, M., I
    Liew, H. F.
    Aihsan, M. Z.
    Saifizi, M.
    19TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED 2021), 2021, : 228 - 232
  • [28] Asymmetrical multilevel inverter topology with low total standing voltage and reduced switches count
    Arif, M. Saad Bin
    Sarwer, Zeeshan
    Siddique, Marif Daula
    Md. Ayob, Shahrin
    Iqbal, Atif
    Mekhilef, Saad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (06) : 1757 - 1775
  • [29] Analysis of Cascaded Multilevel Inverter with a Reduced Number of Switches for Reduction of Total Harmonic Distortion
    Muralikumar, Kola
    Ponnambalam, P.
    IETE JOURNAL OF RESEARCH, 2023, 69 (01) : 295 - 308
  • [30] Minimisation of total harmonic distortion in a cascaded multilevel inverter by regulating voltages of DC sources
    Farokhnia, N.
    Fathi, S. H.
    Yousefpoor, N.
    Bakhshizadeh, M. K.
    IET POWER ELECTRONICS, 2012, 5 (01) : 106 - 114