Hardware Implementation of the Hirschman Optimal Transform

被引:0
|
作者
Mookherjee, Soumak [1 ]
DeBrunner, Linda S. [1 ]
DeBrunner, Victor [1 ]
机构
[1] Florida State Univ, Tallahassee, FL 32306 USA
关键词
Hirschman; Implementation; DSP; FFT; FFT PROCESSOR;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, we propose a hardware architecture to compute the Hirschman Optimal Transform (HOT). The HOT promises faster computation than the FFT with reduced area, yet can be used in similar ways. In fact, the HOT can potentially yield faster FIR convolution and superior spectral analysis methods. An N=K-2 point HOT is composed of K, K-point DFTs. For our work, these K-point DFTs are computed using decimation-in-frequency. In this paper, we discuss the implementation details of the HOT. To evaluate the effectiveness of the implementation, we compare the HOT implementation with the FFT implementation for various sizes. We also consider various levels of precision within the implementation. The computational error, space requirements, and maximum throughput are used in the analysis of the implementations. Field Programmable Gate Arrays (FPGAs) are used to implement the algorithms.
引用
收藏
页码:1448 / 1451
页数:4
相关论文
共 50 条
  • [41] FAST HARDWARE IMPLEMENTATION OF THE WINOGRAD FOURIER-TRANSFORM ALGORITHM
    MACLEOD, MD
    BRAGG, NL
    ELECTRONICS LETTERS, 1983, 19 (10) : 363 - 365
  • [42] A PRELIMINARY CASE FOR HIRSCHMAN TRANSFORM VIDEO CODING
    Havlicek, Joseph P.
    Arian, Tristan N.
    Soltani, Hoda
    Przebinda, Tomasz
    Ozaydin, Murad
    2020 IEEE SOUTHWEST SYMPOSIUM ON IMAGE ANALYSIS AND INTERPRETATION (SSIAI 2020), 2020, : 104 - 107
  • [43] A study on the impact of the Fourier Transform on Hirschman Uncertainty
    Ghuman, Kirandeep
    DeBrunner, Victor
    2015 49TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2015, : 518 - 522
  • [44] Hirschman Uncertainty with the Discrete Fractional Fourier Transform
    Ghuman, Kirandeep
    DeBrunner, Victor
    2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 1306 - 1310
  • [45] An algorithm to reduce the complexity required to convolve finite length sequences using the Hirschman Optimal Transform (HOT)
    DeBrunner, V
    Matusiak, E
    2003 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL II, PROCEEDINGS: SPEECH II; INDUSTRY TECHNOLOGY TRACKS; DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS; NEURAL NETWORKS FOR SIGNAL PROCESSING, 2003, : 577 - 580
  • [46] Split-Radix Algorithm for the Discrete Hirschman Transform
    Xue, Dingli
    DeBrunner, Linda
    DeBrunner, Victor
    Huang, Zhen
    IEEE SIGNAL PROCESSING LETTERS, 2022, 29 : 199 - 203
  • [47] Hardware Implementation of Fourier Transform for Real Time EMG Signals Recognition
    Wolczowski, Andrzej R.
    Szecowka, Przemyslaw M.
    Gora, Jacek
    Kurzynski, Marek
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON COMPUTER RECOGNITION SYSTEMS CORES 2013, 2013, 226 : 783 - 792
  • [48] Sine-Transform-Based Memristive Hyperchaotic Model With Hardware Implementation
    Bao, Han
    Li, Houzhen
    Hua, Zhongyun
    Xu, Quan
    Bao, Bocheng
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2023, 19 (03) : 2792 - 2801
  • [49] Hardware Implementation of Fast-Sequency Ordered Complex Hadamard Transform
    Qadri, Syed Safi Uddin
    Azim, Choudhry Fahad
    Hazry, D.
    Ahmed, S. Faiz
    Joyo, M. Kamran
    Taveer, M. Hassan
    Warsi, F. A.
    2014 IEEE 10TH INTERNATIONAL COLLOQUIUM ON SIGNAL PROCESSING & ITS APPLICATIONS (CSPA 2014), 2014, : 106 - 110
  • [50] Hardware Implementation of Finite Impulse Response and Discrete Cosine Transform On FPGA
    Setiawan, Hendra
    Lukistriya, Fahmi
    2018 INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND SMART DEVICES (ISESD 2018): SMART DEVICES FOR BIG DATA ANALYTIC AND MACHINE LEARNING, 2018, : 196 - 201