Hardware Implementation of the Hirschman Optimal Transform

被引:0
|
作者
Mookherjee, Soumak [1 ]
DeBrunner, Linda S. [1 ]
DeBrunner, Victor [1 ]
机构
[1] Florida State Univ, Tallahassee, FL 32306 USA
关键词
Hirschman; Implementation; DSP; FFT; FFT PROCESSOR;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, we propose a hardware architecture to compute the Hirschman Optimal Transform (HOT). The HOT promises faster computation than the FFT with reduced area, yet can be used in similar ways. In fact, the HOT can potentially yield faster FIR convolution and superior spectral analysis methods. An N=K-2 point HOT is composed of K, K-point DFTs. For our work, these K-point DFTs are computed using decimation-in-frequency. In this paper, we discuss the implementation details of the HOT. To evaluate the effectiveness of the implementation, we compare the HOT implementation with the FFT implementation for various sizes. We also consider various levels of precision within the implementation. The computational error, space requirements, and maximum throughput are used in the analysis of the implementations. Field Programmable Gate Arrays (FPGAs) are used to implement the algorithms.
引用
收藏
页码:1448 / 1451
页数:4
相关论文
共 50 条
  • [21] Hardware implementation of transform and quantization for AVS encoder
    Wang, Leirui
    Zhang, Zhaoyang
    Teng, Guowei
    Shen, Liquan
    Shi, Xuli
    2008 INTERNATIONAL CONFERENCE ON AUDIO, LANGUAGE AND IMAGE PROCESSING, VOLS 1 AND 2, PROCEEDINGS, 2008, : 843 - 847
  • [22] Hardware implementation of optimal CALLUM transmitter
    Jennings, DJ
    McGeehan, JP
    ELECTRONICS LETTERS, 1998, 34 (19) : 1816 - 1817
  • [23] A Low Complexity Hirschman Optimal Transform Based Feedback Cancellation Scheme for Hearing Aid
    Vasundhara
    Panda, Ganapati
    Puhan, N. B.
    2015 IEEE POWER, COMMUNICATION AND INFORMATION TECHNOLOGY CONFERENCE (PCITC-2015), 2015, : 680 - 685
  • [24] Minimum hardware implementation of multipliers of the lifting wavelet transform
    Tonomura, Y
    Chokchaitam, S
    Iwashashi, M
    ICIP: 2004 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1- 5, 2004, : 2499 - 2502
  • [25] A real-time hardware implementation of the Hough transform
    Cucchiara, R
    Neri, G
    Piccardi, M
    JOURNAL OF SYSTEMS ARCHITECTURE, 1998, 45 (01) : 31 - 45
  • [26] A new discrete wavelet transform appropriate for hardware implementation
    Meshkat, Amin
    Dehghani, Rasoul
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (03) : 369 - 384
  • [27] Hardware implementation of the wavelet transform for JPEG2000
    Hormigo, J
    Prades, JM
    Villalba, J
    Zapata, E
    VLSI Circuits and Systems II, Pts 1 and 2, 2005, 5837 : 193 - 203
  • [28] Wavelet-transform steganography: algorithm and hardware implementation
    Mohd, Bassam J.
    Hayajneh, Thaier
    Quttoum, Ahmad Nahar
    INTERNATIONAL JOURNAL OF ELECTRONIC SECURITY AND DIGITAL FORENSICS, 2013, 5 (3-4) : 241 - 256
  • [29] The Hough transform application including its hardware implementation
    Zorski, W
    ADVANCED CONCEPTS FOR INTELLIGENT VISION SYSTEMS, PROCEEDINGS, 2005, 3708 : 460 - 467
  • [30] A Hardware Implementation of Hough Transform Based on Parabolic Duality
    Ramesh, Naren
    Purdy, George
    Purdy, Carla
    Smith, Justin
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 145 - 148