Correlated Statistical SPICE Models for High-Voltage LDMOS Transistors based on TCAD

被引:0
|
作者
Steinmair, A. [1 ]
Seebacher, E. [1 ]
Park, Jong-Mun [1 ]
机构
[1] Austriamicrosyst AG, Tobelbaderstr 30, A-8141 Unterpremstatten, Austria
关键词
Monte Carlo; LDMOS; Process Variation; TCAD; SPICE Modelling; Statistical Modelling;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The aim of the work is to develop a statistical SPICE model for the design of high-voltage ICs based TCAD simulations by considering process variations. From the in line data analysis (together with initial TCAD simulations), critical process variables, which are responsible for the electrical parameter shift, have been chosen for process and device TCAD simulations. An interface between commercial process simulator [1] and Minimos-NT [2] (a device simulator developed by TUW) was also addressed, and statistical process and device simulations were performed for the high-voltage n- and p-channel LDMOS transistors implemented in a HV-CMOS technology. Finally, a statistical SPICE model implementation was done successfully as a linear combination of related SPICE parameters.
引用
下载
收藏
页码:821 / 825
页数:5
相关论文
共 50 条
  • [41] QUASISATURATION EFFECT IN HIGH-VOLTAGE VDMOS TRANSISTORS
    SANCHEZ, JL
    GHARBI, M
    TRANDUC, H
    ROSSEL, P
    IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1985, 132 (01): : 42 - 45
  • [42] SATURATION VOLTAGE AND CURRENT GAIN OF HIGH-VOLTAGE DARLINGTON TRANSISTORS
    GRIGORYEV, BI
    TOGATOV, VV
    RADIOTEKHNIKA I ELEKTRONIKA, 1986, 31 (08): : 1645 - 1650
  • [43] Precise SPICE macromodel applied to high-voltage power MOSFET
    Lomeli, FS
    Cerdeira, A
    MICROELECTRONICS RELIABILITY, 2002, 42 (01) : 149 - 152
  • [44] HIGH-VOLTAGE MULTIPLE-RESISTIVITY DRIFT-REGION LDMOS
    MENA, JG
    SALAMA, CAT
    ENERGY, 1995, 20 (11) : U5 - U6
  • [45] Measurement on Snapback Holding Voltage of High-Voltage LDMOS for Latch-up Consideration
    Chen, Wen-Yi
    Ker, Ming-Dou
    Huang, Yeh-Jen
    Jou, Yeh-Ning
    Lin, Geeng-Lih
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 61 - +
  • [46] Field-plate effects on the breakdown voltage of an integrated high-voltage LDMOS transistor
    Hossain, Z
    Ishiguro, T
    Tu, L
    Corleto, H
    Kuramae, F
    Nair, R
    ISPSD '04: PROCEEDINGS OF THE 16TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2004, : 237 - 240
  • [47] High voltage LDMOS transistors in sub-micron SOI films
    Paul, AK
    Leung, YK
    Plummer, JD
    Wong, SS
    Kuehne, SC
    Huang, VSK
    Nguyen, CT
    ISPSD '96 - 8TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS, PROCEEDINGS, 1996, : 89 - 92
  • [48] Investigation of the trigger voltage walk-in effect in LDMOS for high-voltage ESD protection
    梁海莲
    董树荣
    顾晓峰
    钟雷
    吴健
    于宗光
    Journal of Semiconductors, 2014, 35 (09) : 60 - 63
  • [49] HIGH-VOLTAGE MULTIPLE-RESISTIVITY DRIFT-REGION LDMOS
    MENA, JG
    SALAMA, CAT
    ENERGY, 1995, 20 (07) : U6 - U7
  • [50] HIGH-VOLTAGE MULTIPLE-RESISTIVITY DRIFT-REGION LDMOS
    MENA, JG
    SALAMA, CAT
    SOLID-STATE ELECTRONICS, 1986, 29 (06) : 647 - 656