Measurement on Snapback Holding Voltage of High-Voltage LDMOS for Latch-up Consideration

被引:7
|
作者
Chen, Wen-Yi [1 ]
Ker, Ming-Dou [1 ]
Huang, Yeh-Jen [2 ]
Jou, Yeh-Ning [2 ]
Lin, Geeng-Lih [2 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Nanoelect & Gigascale Syst Lab, Hsinchu 30039, Taiwan
[2] Vanguard Int Semicond Corp, Div Technol, Hsinchu, Taiwan
关键词
D O I
10.1109/APCCAS.2008.4745960
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In high voltage (HV) ICs, the latch-up immunity of HV devices is often referred to the TLP-measured holding voltage because the huge power generated from DC curve tracer can easily damage HV device during measurement. An n-channel lateral DMOS (LDMOS) was fabricated in a 0.25-mu m 18-V bipolar CMOS DMOS (BCD) process to investigate the validity of TLP-measured snapback holding voltage to the device immunity against latch-up. Experimental results from curve tracer measurement and transient latch-up test show that 100-ns TLP underestimates the latch-up susceptibility of the 18-V LDMOS. By using the long-pulse TLP measurement, snapback holding voltage of the HV device has been found to degrade over time due to the self-heating effect. As a result, since the latch-up event is a reliability test with the time duration longer than millisecond, TLP measurement is not suitable for applying to investigate the snapback holding voltage of HV devices for latch-up.
引用
收藏
页码:61 / +
页数:2
相关论文
共 50 条
  • [1] Mechanism of snapback failure induced by the latch-up test in high-voltage CMOS integrated circuits
    Tseng, Jen-Chou
    Chen, Yu-Lin
    Hsu, Chung-Ti
    Tsai, Fu-Yi
    Chen, Po-An
    Ker, Ming-Dou
    2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 625 - 626
  • [2] A novel latch-up free SCR-LDMOS with high holding voltage for a power-rail ESD clamp
    Pan Hongwei
    Liu Siyang
    Sun Weifeng
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (01)
  • [3] ANALYSIS OF LATCH-UP HOLDING VOLTAGE FOR SHALLOW TRENCH CMOS
    GUPTA, RK
    SAKAI, I
    HU, C
    ELECTRONICS LETTERS, 1986, 22 (23) : 1261 - 1263
  • [4] A compact model of holding voltage for latch-up in epitaxial CMOS
    Chen, MJ
    Hou, CS
    Tseng, PN
    Shiue, RY
    Lee, HS
    Chen, JH
    Jeng, JK
    Jou, YN
    1997 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 35TH ANNUAL, 1997, : 339 - 345
  • [5] A novel latch-up free SCR-LDMOS with high holding voltage for a power-rail ESD clamp
    潘红伟
    刘斯扬
    孙伟锋
    Journal of Semiconductors, 2013, (01) : 53 - 57
  • [6] A novel latch-up free SCR-LDMOS with high holding voltage for a power-rail ESD clamp
    潘红伟
    刘斯扬
    孙伟锋
    Journal of Semiconductors, 2013, 34 (01) : 53 - 57
  • [7] AN ANALYTIC MODEL OF HOLDING VOLTAGE FOR LATCH-UP IN EPITAXIAL CMOS
    SEITCHIK, JA
    CHATTERJEE, A
    YANG, P
    IEEE ELECTRON DEVICE LETTERS, 1987, 8 (04) : 157 - 159
  • [8] High Holding Voltage SCR with Shunt-transistors to Avoid the Latch-up Effect
    Huang Xiaozong
    Liu Zhiwei
    Fan, Liu
    Hui, Cheng
    Liou, J. J.
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [9] A physical model for the correlation between holding voltage and holding current in epitaxial CMOS latch-up
    Chen, MJ
    Lee, HS
    Chen, JH
    Hou, CS
    Lin, CS
    Jou, YN
    IEEE ELECTRON DEVICE LETTERS, 1998, 19 (08) : 276 - 278
  • [10] Analysis of triggering behaviour of high voltage CMOS LDMOS clamps and SCRs during ESD induced latch-up
    Heer, M.
    Dubec, V.
    Bychikhin, S.
    Pogany, D.
    Gornik, E.
    Frank, M.
    Konrad, A.
    Schulz, J.
    MICROELECTRONICS RELIABILITY, 2006, 46 (9-11) : 1591 - 1596