Measurement on Snapback Holding Voltage of High-Voltage LDMOS for Latch-up Consideration

被引:7
|
作者
Chen, Wen-Yi [1 ]
Ker, Ming-Dou [1 ]
Huang, Yeh-Jen [2 ]
Jou, Yeh-Ning [2 ]
Lin, Geeng-Lih [2 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Nanoelect & Gigascale Syst Lab, Hsinchu 30039, Taiwan
[2] Vanguard Int Semicond Corp, Div Technol, Hsinchu, Taiwan
关键词
D O I
10.1109/APCCAS.2008.4745960
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In high voltage (HV) ICs, the latch-up immunity of HV devices is often referred to the TLP-measured holding voltage because the huge power generated from DC curve tracer can easily damage HV device during measurement. An n-channel lateral DMOS (LDMOS) was fabricated in a 0.25-mu m 18-V bipolar CMOS DMOS (BCD) process to investigate the validity of TLP-measured snapback holding voltage to the device immunity against latch-up. Experimental results from curve tracer measurement and transient latch-up test show that 100-ns TLP underestimates the latch-up susceptibility of the 18-V LDMOS. By using the long-pulse TLP measurement, snapback holding voltage of the HV device has been found to degrade over time due to the self-heating effect. As a result, since the latch-up event is a reliability test with the time duration longer than millisecond, TLP measurement is not suitable for applying to investigate the snapback holding voltage of HV devices for latch-up.
引用
收藏
页码:61 / +
页数:2
相关论文
共 50 条
  • [21] ANALYSIS OF THE HOLDING CURRENT IN CMOS LATCH-UP
    MATINO, H
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1985, 29 (06) : 588 - 592
  • [22] Parasitic NPN and PNP Latch-Up Within a Single DMOS for High Voltage Reliability
    Coyne, Edward
    Geary, Shane
    Brannick, Alan
    Meskel, John
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (08) : 3291 - 3297
  • [23] A Modified LDMOS-SCR with High Holding Voltage for high voltage FSD Protection
    Song, Wenqiang
    Liu, Zhiwei
    Liou, Juin J.
    2019 8TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE), 2019,
  • [24] Temperature Dependencies of the Breakdown Voltage of a High-Voltage SOI LDMOS Transistor
    Novoselov, A.S.
    Gusev, M.R.
    Masal’skii, N.V.
    Russian Microelectronics, 2024, 53 (05) : 456 - 463
  • [25] Working 225 V Over-Voltage Protection Cell With Tunable Trigger and Holding Voltages for Latch-Up Immunity
    Coyne, Edward John
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (09) : 2834 - 2839
  • [26] A High-Voltage LDMOS Compatible With High-Voltage Integrated Circuits on p-Type SOI Layer
    Luo, Xiaorong
    Lei, Tianfei
    Wang, Yuangang
    Gao, Huanmei
    Fang, Jian
    Qiao, Ming
    Zhang, Wei
    Deng, Hao
    Zhang, Bo
    Li, Zhaoji
    Xiao, Zhiqiang
    Chen, Zhengcai
    Xu, Jing
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (10) : 1093 - 1095
  • [27] Latch-up Characterization and Checking of a 55 nm CMOS Mixed Voltage Design
    Oberoi, Anirudh
    Khazhinsky, Michael
    Smith, Jeremy
    Moore, Bill
    2012 34TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2012,
  • [28] A Novel High-voltage LDMOS with Folded Drift Region
    Du, Ling
    Guo, Yufeng
    Yao, Jiafei
    Zhang, Jun
    Yang, Kemeng
    Li, Man
    2016 16th International Workshop on Junction Technology (IWJT), 2016, : 31 - 34
  • [29] GATED DECODE LATCH FOR HIGH-VOLTAGE SWITCH.
    Hession, J.J.
    Jones, F.D.
    Myers, M.J.
    Patel, P.T.
    Winter, R.E.
    IBM Technical Disclosure Bulletin, 1975, 18 (02): : 461 - 464
  • [30] High-voltage LDMOS compact model for RF applications
    Willemsen, MB
    van Langevelde, R
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 217 - 220