Evaluation, Optimization, and Enhancement of Chaos Based Reconfigurable Logic Design

被引:0
|
作者
Hasan, Md Sakib [1 ]
Majumder, Md Badruddoja [1 ]
Shanta, Aysha S. [1 ]
Uddin, Mesbah [1 ]
Rose, Garrett S. [1 ]
机构
[1] Univ Tennessee, Dept Elect Engn & Comp Sci, Knoxville, TN 37996 USA
来源
2019 IEEE SOUTHEASTCON | 2019年
关键词
IMPLEMENTATION; GATE;
D O I
10.1109/southeastcon42311.2019.9020658
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Nonlinear dynamics and chaos can be utilized to build reconfigurable and adaptive logic gates. The inherent reconfigurability of these gates has promising security applications. The existing designs of chaos based logic gates have high overhead compared to CMOS gates. In order to make chaos based logic competitive, we need performance metrics to enable optimization of the design. In this work, we propose a metric that will enable circuit designers to optimize the logic gate design based on application specifications. We focus on a particular topology and study how different factors influence its performance and how they can be optimized to reduce overhead. However, the basic idea can be used for chaotic map circuit using other topologies as well. We also propose an enhancement technique to significantly expand the design space which is desirable for security applications.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Emerging Reconfigurable Logic Device Based FPGA Design and Optimization
    Lu, Sheng
    Shang, Liuting
    Jung, Sungyong
    Pan, Chenyun
    2024 25TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED 2024, 2024,
  • [2] A Chaos-based Image Encryption ASIC Using Reconfigurable Logic
    Zhang, Yiwei
    Liu, Zexiang
    Zheng, Xinjian
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1782 - 1785
  • [3] Design of CNTFET-based reconfigurable logic gate
    Liu, J.
    O'Connor, I.
    Navarro, D.
    Gaffiot, E.
    ELECTRONICS LETTERS, 2007, 43 (09) : 514 - 516
  • [4] Reconfigurable logic design case
    Ma, F
    Knight, J
    Plett, C
    RECONFIGURABLE TECHNOLOGY: FPGAS AND RECONFIGURABLE PROCESSORS FOR COMPUTING AND COMMUNICATIONS IV, 2002, 4867 : 113 - 124
  • [5] Design of a novel CNTFET-based reconfigurable logic gate
    Liu, J.
    O'Connor, I.
    Navarro, D.
    Gaffiot, F.
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 285 - +
  • [6] Novel CNTFET-based reconfigurable logic gate design
    Liu, J.
    O'Connor, I.
    Navarro, D.
    Gaffiot, F.
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 276 - +
  • [7] The application of reconfigurable logic to controller design
    Wegrzyn, M
    Adamski, MA
    Monteiro, JL
    CONTROL ENGINEERING PRACTICE, 1998, 6 (07) : 879 - 887
  • [8] Polynomial Chaos Expansion Based Robust Design Optimization
    Xiong, Fenfen
    Xue, Bin
    Yan, Zhang
    Yang, Shuxing
    2011 INTERNATIONAL CONFERENCE ON QUALITY, RELIABILITY, RISK, MAINTENANCE, AND SAFETY ENGINEERING (ICQR2MSE), 2011, : 868 - 873
  • [9] Circuit Design of Reconfigurable Logic Based on Double-Gate CNTFETs
    Kobayashi, Manabu
    Ninomiya, Hiroshi
    Watanabe, Shigeyoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (07) : 1642 - 1644
  • [10] ALTERNATIVE APPROACH TO ASIC DESIGN METHODOLOGY BASED ON RECONFIGURABLE LOGIC DEVICES
    DUNLOP, J
    GIRMA, D
    LYSAGHT, P
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1992, 139 (02): : 217 - 221