Evaluation, Optimization, and Enhancement of Chaos Based Reconfigurable Logic Design

被引:0
|
作者
Hasan, Md Sakib [1 ]
Majumder, Md Badruddoja [1 ]
Shanta, Aysha S. [1 ]
Uddin, Mesbah [1 ]
Rose, Garrett S. [1 ]
机构
[1] Univ Tennessee, Dept Elect Engn & Comp Sci, Knoxville, TN 37996 USA
来源
2019 IEEE SOUTHEASTCON | 2019年
关键词
IMPLEMENTATION; GATE;
D O I
10.1109/southeastcon42311.2019.9020658
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Nonlinear dynamics and chaos can be utilized to build reconfigurable and adaptive logic gates. The inherent reconfigurability of these gates has promising security applications. The existing designs of chaos based logic gates have high overhead compared to CMOS gates. In order to make chaos based logic competitive, we need performance metrics to enable optimization of the design. In this work, we propose a metric that will enable circuit designers to optimize the logic gate design based on application specifications. We focus on a particular topology and study how different factors influence its performance and how they can be optimized to reduce overhead. However, the basic idea can be used for chaotic map circuit using other topologies as well. We also propose an enhancement technique to significantly expand the design space which is desirable for security applications.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Design of optical reconfigurable balanced ternary arithmetic logic unit using MEMS based design
    Chattopadhyay, Tanay
    OPTICS COMMUNICATIONS, 2015, 356 : 123 - 135
  • [22] Ship Robust Design Optimization Based on Polynomial Chaos Expansions
    Wei, Xiao
    Chang, Haichao
    Feng, Baiwei
    Liu, Zuyuan
    JOURNAL OF SHIP PRODUCTION AND DESIGN, 2020, 36 (03): : 213 - 225
  • [23] Chaos Genetic Algorithm Optimization Design Based on Linear Motor
    Yan, Hongkui
    Lv, Zongshu
    Zhao, Yangyang
    Qiao, Guangzhou
    Xiao, Linyuan
    Yang, Zhou
    Gao, Kexuan
    Gao, Shutan
    2014 17TH INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS (ICEMS), 2014, : 2265 - 2268
  • [24] Analysis and design of reconfigurable logic controllers based on signal interpreted Petri nets
    Li, Jun
    Dai, Xianzhong
    Meng, Zhengda
    Dongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Southeast University (Natural Science Edition), 2004, 34 (SUPPL.): : 101 - 107
  • [25] Design of fuzzy logic controller for chaos synchronization
    Yau, Her-Teing
    Shieh, Cheng-Shion
    SYSTEMS MODELING AND SIMULATION: THEORY AND APPLICATIONS, ASIA SIMULATION CONFERENCE 2006, 2007, : 123 - +
  • [26] Design of a family of novel CNTFET-based dynamically reconfigurable logic gates
    Liu, J.
    O'Connor, I.
    Navarro, D.
    Gaffiot, F.
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 113 - 116
  • [27] Form and position errors evaluation based on a chaos optimization algorithm
    Zhang, K
    Wang, SZ
    ISTM/2005: 6th International Symposium on Test and Measurement, Vols 1-9, Conference Proceedings, 2005, : 8645 - 8648
  • [28] Evaluation and optimization of the design schemes of reconfigurable machine tools based on multiple-attribute decision-making
    Yi, Guodong
    Wang, Yang
    Zhao, Xin
    ADVANCES IN MECHANICAL ENGINEERING, 2018, 10 (12)
  • [29] Design and Evaluation of Reconfigurable Filters
    Kumar, E. Senthil
    Joshi, Mangala S.
    Manikandan, J.
    Agrawal, V. K.
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2017, : 2021 - 2026
  • [30] Architecture, Design, and Experimental Evaluation of a Lightfield Descriptor Depth Buffer Algorithm on Reconfigurable Logic and on a GPU
    Lakka, Matina
    Chrysos, Grigorios
    Papaefstathiou, Ioannis
    Dollas, Apostolos
    2011 IEEE 19TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2011, : 57 - 64