Cell-based layout techniques supporting gate-level voltage scaling for low power

被引:1
|
作者
Yeh, CW [1 ]
Kang, YS [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
关键词
layout; low power; standard cell; voltage;
D O I
10.1109/92.974912
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Gate-level voltage scaling Is an approach that allows different supply voltages for different gates In order to achieve power reduction. Previous research focused on determining the voltage level for each gate and ascertaining the power saving capability of the approach via logic-level power estimation. In this correspondence, we present cell-based layout techniques that make the approach feasible. We first propose a new block layout style and a placement strategy to support the voltage scaling with conventional standard cell libraries. Then, we propose a new cell layout style with built-in multiple supply rails so that gate-level voltage scaling can be immediately embedded in a typical cell-based design flow. Experimental results show that proposed techniques maintain good power benefit while introducing moderate layout overhead.
引用
收藏
页码:983 / 986
页数:4
相关论文
共 50 条
  • [41] PSRR enhancement based on QFG techniques for low-voltage low-power design
    Valero, M. R.
    Ramirez-Angulo, J.
    Medrano, N.
    Celma, S.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2684 - 2687
  • [42] Voltage-clock-scaling adaptive scheduling techniques for low power in hard real-time systems
    Krishna, CM
    Lee, YH
    SIXTH IEEE REAL-TIME TECHNOLOGY AND APPLICATIONS SYMPOSIUM, PROCEEDINGS, 2000, : 156 - 165
  • [43] Design of SRAM cell using Voltage Lowering and Stacking Techniques for Low Power Applications
    Mishra, Jitendra Kumar
    Misra, Prasanna Kumar
    Goswami, Manish
    APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), 2020, : 50 - 53
  • [44] Low Voltage Low Power Quadrature LC Oscillator Based on Back-gate Superharmonic Capacitive Coupling
    Ma, Minglin
    Li, Zhijun
    FREQUENZ, 2013, 67 (9-10) : 341 - 345
  • [45] A Sensitive, Cell-Based Assay for Measuring Low-Level Biological Activity of α-Amanitin
    Rasooly, Reuven
    Do, Paula
    He, Xiaohua
    Hernlem, Bradley
    INTERNATIONAL JOURNAL OF MOLECULAR SCIENCES, 2023, 24 (22)
  • [46] LOW-VOLTAGE CMOS TRANSCONDUCTANCE CELL-BASED ON PARALLEL OPERATION OF TRIODE AND SATURATION TRANSCONDUCTORS
    COBAN, AL
    ALLEN, PE
    ELECTRONICS LETTERS, 1994, 30 (14) : 1124 - 1126
  • [47] 87% Overall High Efficiency and 11 μA Ultra-Low Standby Current Derived by Overall Power Management in Laptops With Flexible Voltage Scaling and Dynamic Voltage Scaling Techniques
    Yang, Shang-Hsien
    Chiu, Chao-Chang
    Chang, Chih-Wei
    Chen, Chen-Min
    Meng, Che-Hao
    Chen, Ke-Horng
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (04) : 3118 - 3127
  • [48] Comparison and Verification of Reliability Assessment Techniques for Fuel Cell-Based Hybrid Power System for Ships
    Jeon, Hyeonmin
    Park, Kido
    Kim, Jongsu
    JOURNAL OF MARINE SCIENCE AND ENGINEERING, 2020, 8 (02)
  • [49] A Low Power Temperature Sensor based on a Voltage to Time Converter Cell
    Mohamad, Saqib
    Tang, Fang
    Bermak, Amine
    Amira, Abbes
    Benammar, Mohieddine
    2013 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2013,
  • [50] Design methodology of ultra low-power MPEG4 codec core exploiting voltage scaling techniques
    Usami, K
    Igarashi, M
    Ishikawa, T
    Kanazawa, M
    Takahashi, M
    Hamada, M
    Arakida, H
    Terazawa, T
    Kuroda, T
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 483 - 488