共 50 条
- [31] Gate-Level Dual-Threshold Total Power Optimization Methodology (GDTPOM) Principle for Designing High-Speed Low-Power SOC Applications 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2156 - 2159
- [32] A Layout Strategy for Low-Power Voltage Level Shifters in 28nm UTBB FDSOI Technology 2015 AEIT INTERNATIONAL ANNUAL CONFERENCE (AEIT), 2015,
- [33] Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA 2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1529 - 1533
- [35] Efficient Design of FGMOS-Based Low-Power Low-Voltage XOR Gate Circuits, Systems, and Signal Processing, 2023, 42 : 2852 - 2871
- [38] Low-power high-speed level shifter design for block-level dynamic voltage scaling environment 2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 229 - 232