Cell-based layout techniques supporting gate-level voltage scaling for low power

被引:1
|
作者
Yeh, CW [1 ]
Kang, YS [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
关键词
layout; low power; standard cell; voltage;
D O I
10.1109/92.974912
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Gate-level voltage scaling Is an approach that allows different supply voltages for different gates In order to achieve power reduction. Previous research focused on determining the voltage level for each gate and ascertaining the power saving capability of the approach via logic-level power estimation. In this correspondence, we present cell-based layout techniques that make the approach feasible. We first propose a new block layout style and a placement strategy to support the voltage scaling with conventional standard cell libraries. Then, we propose a new cell layout style with built-in multiple supply rails so that gate-level voltage scaling can be immediately embedded in a typical cell-based design flow. Experimental results show that proposed techniques maintain good power benefit while introducing moderate layout overhead.
引用
收藏
页码:983 / 986
页数:4
相关论文
共 50 条
  • [31] Gate-Level Dual-Threshold Total Power Optimization Methodology (GDTPOM) Principle for Designing High-Speed Low-Power SOC Applications
    Chen, R.
    Liu, R.
    Kuo, J. B.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2156 - 2159
  • [32] A Layout Strategy for Low-Power Voltage Level Shifters in 28nm UTBB FDSOI Technology
    Corsonello, P.
    Frustaci, F.
    Perri, S.
    2015 AEIT INTERNATIONAL ANNUAL CONFERENCE (AEIT), 2015,
  • [33] Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1529 - 1533
  • [34] Efficient Design of FGMOS-Based Low-Power Low-Voltage XOR Gate
    Sharma, Uma
    Jhamb, Mansi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (05) : 2852 - 2871
  • [35] Efficient Design of FGMOS-Based Low-Power Low-Voltage XOR Gate
    Uma Sharma
    Mansi Jhamb
    Circuits, Systems, and Signal Processing, 2023, 42 : 2852 - 2871
  • [36] A Novel Low Voltage Low Power OTA Based on Level Shifter Current Mirror
    Sokmen, Okkes Gokalp
    Ercan, Hamdi
    Tekin, Sezai Alper
    Alci, Mustafa
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2015, 21 (02) : 39 - 43
  • [37] Power Optimization Techniques for High-Level Designs Using Multiple Voltage Components for Low Power Consumption
    Chandrakar, Khushbu
    Kundu, Sudeshna
    Roy, Suchismita
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (02) : 275 - 284
  • [38] Low-power high-speed level shifter design for block-level dynamic voltage scaling environment
    Tran, CQ
    Kawaguchi, H
    Sakurai, T
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 229 - 232
  • [39] Voltage-clock-scaling adaptive scheduling techniques for low power in hard real-time systems
    Krishna, CM
    Lee, YH
    IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (12) : 1586 - 1593
  • [40] Converter-free multiple-voltage scaling techniques for low-power CMOS digital design
    Yeh, YJ
    Kuo, SY
    Jou, JY
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (01) : 172 - 176