Cell-based layout techniques supporting gate-level voltage scaling for low power

被引:1
|
作者
Yeh, CW [1 ]
Kang, YS [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
关键词
layout; low power; standard cell; voltage;
D O I
10.1109/92.974912
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Gate-level voltage scaling Is an approach that allows different supply voltages for different gates In order to achieve power reduction. Previous research focused on determining the voltage level for each gate and ascertaining the power saving capability of the approach via logic-level power estimation. In this correspondence, we present cell-based layout techniques that make the approach feasible. We first propose a new block layout style and a placement strategy to support the voltage scaling with conventional standard cell libraries. Then, we propose a new cell layout style with built-in multiple supply rails so that gate-level voltage scaling can be immediately embedded in a typical cell-based design flow. Experimental results show that proposed techniques maintain good power benefit while introducing moderate layout overhead.
引用
收藏
页码:983 / 986
页数:4
相关论文
共 50 条
  • [1] Cell-based layout techniques supporting gate-level voltage scaling for low power
    Yeh, CW
    Kang, YS
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (05) : 629 - 633
  • [2] Gate-level voltage scaling for low-power design using multiple supply voltages
    Yeh, C
    Chang, MC
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1999, 146 (06): : 334 - 339
  • [3] Low power gate-level design with mixed-Vth(MVT) techniques
    Sill, F
    Grassert, F
    Timmermann, D
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 278 - 282
  • [4] Energy Minimum Operation with Self Synchronous Gate-Level Autonomous Power Gating and Voltage Scaling
    Devlin, Benjamin
    Ikeda, Makoto
    Asada, Kunihiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 546 - 554
  • [5] Gate-level synthesis for low-power using new transformations
    Pradhan, DK
    Chatterjee, M
    Swarna, MV
    Kunz, W
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 297 - 300
  • [6] Noise-Aware Multiple-Voltage Assignment for Gate-Level Power Optimization
    Yan, Jin-Tai
    Chen, Zhi-Wei
    Luo, Jos-Hua
    2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 337 - 340
  • [7] Selective State Retention Power Gating Based on Gate-Level Analysis
    Greenberg, Shlomo
    Rabinowicz, Joseph
    Tsechanski, Ron
    Paperno, Eugene
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (04) : 1095 - 1104
  • [8] A gate-level leakage power reduction method for ultra-low-power CMOS circuits
    Halter, JP
    Najm, FN
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 475 - 478
  • [9] Simultaneous voltage scaling and gate sizing for low-power design
    Chen, CH
    Sarrafzadeh, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (06) : 400 - 408
  • [10] A logic obfuscation attack method based on gate-level information flow tracing techniques
    Liu L.
    Zhu J.
    Zhang Z.
    Shen L.
    Sun Y.
    Mu D.
    Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2024, 42 (01): : 78 - 83