Implementation of a veto processing hardware

被引:0
|
作者
Emam, O
机构
[1] School of Physics and Space Research, University of Birmingham, Edgbaston
关键词
D O I
10.1016/S0168-9002(97)00697-9
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
This paper describes the implementation of a piece of general purpose events veto processing hardware, in the form of a custom integrated circuit and a minimum of additional components, for use with pixel-type detectors, in particular those requiring the technique of Time-walk correction and multi-trigger association. This work was carried out as a part of the design study for a gamma-ray imager experiment such as the one proposed for the Integral spacecraft mission. The design can handle up to 3072 detector elements, grouped into 24 separate detector modules (consisting of up to 128 detector elements each) in addition to a veto shield detector module. The system will be capable of handling a maximum average detector trigger rate of 10 000 triggers/s and veto shield trigger rate of 70 000 triggers/s without saturating the system. Analysis of an operational model of the gamma-ray imager under study results in 1400 valid events/s where on average there are 1.75 triggers per event. This will result in data reduction factor of 4. The IC can also perform triggers to events associations thus, further reducing the workload on the rest of the experiment's central data processing system. This study shows that a single ASIC solution is viable using for example a XILINX IC, three 8 k x 8 SRAMs and a single 512 k x 1 bit serial ROM.
引用
收藏
页码:384 / 390
页数:7
相关论文
共 50 条
  • [21] A Hardware Implementation of a Brain Inspired Filter for Image Processing
    Luciano, P.
    Sotiropoulou, C. -L.
    Gkaitatzis, S.
    Viti, M.
    Citraro, S.
    Retico, A.
    Giannetti, P.
    Dell'Orso, M.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (06) : 1374 - 1381
  • [22] Pre-hardware optimization of spacecraft image processing software algorithms and hardware implementation
    Kizhner, S
    Petrick, DJ
    Flatley, TP
    Hestnes, P
    Jentoft-Nilsen, M
    Blank, K
    2002 IEEE AEROSPACE CONFERENCE PROCEEDINGS, VOLS 1-7, 2002, : 1975 - 1992
  • [23] Hardware Implementation of Fissential Pre-processing & Morphological Operations in Image Processing
    Perera, Randika
    Premasiri, Swapna
    PROCEEDINGS OF THE 2017 6TH NATIONAL CONFERENCE ON TECHNOLOGY & MANAGEMENT (NCTM) - EXCEL IN RESEARCH AND BUILD THE NATION, 2017, : 142 - 146
  • [24] Optimized Algorithms and Hardware Implementation of Median Filter for Image Processing
    Draz, H. H.
    Elashker, N. E.
    Mahmoud, Mervat M. A.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (09) : 5545 - 5558
  • [25] Specification, hardware implementation and prototyping environment for image processing algorithms
    Hoisko, S
    Hakkarainen, H
    Vihavainen, K
    Isoaho, J
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 834 - 837
  • [26] Hardware implementation of machine vision systems: image and video processing
    Botella, Guillermo
    Garcia, Carlos
    Meyer-Baese, Uwe
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2013,
  • [27] Hardware Implementation of Skeletonization Algorithm for Parallel Asynchronous Image Processing
    Lopich, Alexey
    Dudek, Piotr
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 56 (01): : 91 - 103
  • [28] Hardware Implementation of Skeletonization Algorithm for Parallel Asynchronous Image Processing
    Alexey Lopich
    Piotr Dudek
    Journal of Signal Processing Systems, 2009, 56 : 91 - 103
  • [29] Optimized Algorithms and Hardware Implementation of Median Filter for Image Processing
    H. H. Draz
    N. E. Elashker
    Mervat M. A. Mahmoud
    Circuits, Systems, and Signal Processing, 2023, 42 : 5545 - 5558
  • [30] Hardware implementation of machine vision systems: image and video processing
    Guillermo Botella
    Carlos García
    Uwe Meyer-Bäse
    EURASIP Journal on Advances in Signal Processing, 2013