Implementation of a veto processing hardware

被引:0
|
作者
Emam, O
机构
[1] School of Physics and Space Research, University of Birmingham, Edgbaston
关键词
D O I
10.1016/S0168-9002(97)00697-9
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
This paper describes the implementation of a piece of general purpose events veto processing hardware, in the form of a custom integrated circuit and a minimum of additional components, for use with pixel-type detectors, in particular those requiring the technique of Time-walk correction and multi-trigger association. This work was carried out as a part of the design study for a gamma-ray imager experiment such as the one proposed for the Integral spacecraft mission. The design can handle up to 3072 detector elements, grouped into 24 separate detector modules (consisting of up to 128 detector elements each) in addition to a veto shield detector module. The system will be capable of handling a maximum average detector trigger rate of 10 000 triggers/s and veto shield trigger rate of 70 000 triggers/s without saturating the system. Analysis of an operational model of the gamma-ray imager under study results in 1400 valid events/s where on average there are 1.75 triggers per event. This will result in data reduction factor of 4. The IC can also perform triggers to events associations thus, further reducing the workload on the rest of the experiment's central data processing system. This study shows that a single ASIC solution is viable using for example a XILINX IC, three 8 k x 8 SRAMs and a single 512 k x 1 bit serial ROM.
引用
收藏
页码:384 / 390
页数:7
相关论文
共 50 条
  • [31] An Optimized Implementation of Logarithm Hardware Generator for Digital Signal Processing
    Van-Thuan Sai
    Van-Phuc Hoang
    2016 IEEE SIXTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2016, : 153 - 157
  • [32] CONTROL ORDERED SONAR HARDWARE (COSH) - A HARDWARE BASED SIGNAL-PROCESSING GRAPH IMPLEMENTATION
    CURTIS, TE
    WICKENDEN, JT
    CONSTANTINIDES, AG
    IEE PROCEEDINGS-F RADAR AND SIGNAL PROCESSING, 1984, 131 (06) : 584 - 592
  • [33] Hardware Implementation of EMD Using DSP and FPGA for Online Signal Processing
    Lee, Ming-Huan
    Shyu, Kuo-Kai
    Lee, Po-Lei
    Huang, Chien-Ming
    Chiu, Yun-Jen
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (06) : 2473 - 2481
  • [34] Temporal sequence processing in human auditory system and its hardware implementation
    Kanoh, S
    Futami, R
    Hoshimiya, N
    ICONIP'98: THE FIFTH INTERNATIONAL CONFERENCE ON NEURAL INFORMATION PROCESSING JOINTLY WITH JNNS'98: THE 1998 ANNUAL CONFERENCE OF THE JAPANESE NEURAL NETWORK SOCIETY - PROCEEDINGS, VOLS 1-3, 1998, : 1364 - 1367
  • [35] Hardware Implementation for Design of Modified Adaptive Median Filter for Image Processing
    Kumar, Ch. Ravi
    Srivathsa, S. K.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2010, 10 (03): : 93 - 97
  • [36] Hardware Implementation of Video Processing Device using Residue Number System
    Kaplun, Dmitrii I.
    Chervyakov, Nikolai I.
    Lyakhov, Pavel A.
    Ionisyan, Andrey S.
    Valueva, Maria V.
    Gulvanskiy, Vyacheslav V.
    Rangababu, Peesapati
    2019 42ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2019, : 701 - 704
  • [37] Implementation of Stereo Vision Algorithm on Signal Processing Hardware for Depth Estimation
    Wadne, Nitish J.
    Bang, Arti
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING, INSTRUMENTATION AND CONTROL TECHNOLOGIES (ICICICT), 2017, : 1524 - 1528
  • [38] Hardware implementation of microlens array calibration for light field video processing
    Voss, Sven-Hendrik
    Prizkau, Erwin
    Geh, Marc
    2018 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2018, : 380 - 384
  • [39] Hardware Architecture Design and Implementation for FMCW Radar Signal Processing Algorithm
    Eugin, Hyun
    Lee, Jonghun
    PROCEEDINGS OF THE 2014 CONFERENCE ON DESIGN AND ARCHITECTURES FOR SIGNAL AND IMAGE PROCESSING, 2014,
  • [40] Hardware implementation of post-retinal processing using analog VLSI
    Satakopan, S
    James, S
    Akers, LA
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : B203 - B206