A genetic algorithm for channel routing in VLSI design

被引:0
|
作者
Zheng, JS [1 ]
Ali, HH [1 ]
机构
[1] Univ Nebraska, Dept Comp Sci, Omaha, NE 68182 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The production of Integrated Circuits is a complicated process that includes several phases of which physical design is considered to be the main one. The physical design phase, in turn, is accomplished through several steps that include partitioning, floorplanning and placement, routing, and compaction. In the routing step, the goal is to complete the interconnections between blocks according to the-specified net list. Channel routing is a detailed routing that deals with the routing problem in a rectangular area between blocks known as channel. Many versions of the channel routing problem have been shown to be computationally intractable. That is why many researchers have been developing heuristic techniques to obtain efficient solutions to the problem. In this paper, we introduce an evolution-based approach to solve the channel routing problem. In particular, we focus on a version of the problem with a goal of minimizing the number of routing tracks in the channel, and hence, reducing the channel size. This approach allows the exploration of more points in the search space as compared to traditional channel routing heuristics. Therefore, it reduces the probability of returning a local optimal solution that is far from the overall optimal solution.
引用
收藏
页码:181 / 185
页数:5
相关论文
共 50 条
  • [1] A Genetic Algorithm for Channel Routing in VLSI Circuits
    Lienig, Jens
    Thulasiraman, K.
    EVOLUTIONARY COMPUTATION, 1993, 1 (04) : 293 - 311
  • [2] A genetic algorithm for VLSI channel routing in the presence of cyclic vertical constraints
    Johnson, AD
    Sun, RC
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 393 - 396
  • [3] An Algorithm for Via Minimization in Two Layer Channel Routing of VLSI Design
    Das, Subrata
    Choudhury, Nikumani
    Barua, Leena
    Khan, Ajoy Kr
    2015 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, COMPUTER NETWORKS & AUTOMATED VERIFICATION (EDCAV), 2015, : 125 - 129
  • [4] Genetic algorithm for the routing of VLSI circuits
    Geraci, M.
    Orlando, P.
    Vassallo, G.
    Sorbello, F.
    EURO ASIC, 1991,
  • [5] A novel parallel genetic algorithm for the graph coloring problem in VLSI channel routing
    Yu, Jiaqi
    Yu, Songnian
    ICNC 2007: THIRD INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 4, PROCEEDINGS, 2007, : 101 - +
  • [6] A Differential Evolution Algorithm for Restrictive Channel Routing Problem in VLSI Circuit Design
    Vijayakumar, S.
    Sudhakar, J. Goldwyn
    Muthukumar, G. G.
    Victoire, T. Aruldoss Albert
    2009 WORLD CONGRESS ON NATURE & BIOLOGICALLY INSPIRED COMPUTING (NABIC 2009), 2009, : 1257 - 1262
  • [7] A New Algorithm with Minimum Track for Four Layer Channel Routing in VLSI Design
    Khan, Ajoy Kumar
    Das, Bhaskar
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [8] EXPIDER: A channel routing expert for VLSI design
    Shen, DL
    Wu, CH
    Lee, SJ
    EXPERT SYSTEMS WITH APPLICATIONS, 1997, 12 (02) : 209 - 223
  • [9] AN ALGORITHM FOR VLSI CHANNEL ROUTING USING NEURAL NETWORK
    王东生
    李芳
    庄镇泉
    Journal of Electronics(China), 1992, (04) : 343 - 349
  • [10] A Heuristic Algorithm for Via Minimization in VLSI Channel Routing
    Das, Bhaskar
    Mahato, Ashim Kumar
    Khan, Ajoy Kumar
    2014 FIRST INTERNATIONAL CONFERENCE ON AUTOMATION, CONTROL, ENERGY & SYSTEMS (ACES-14), 2014, : 137 - 141