A genetic algorithm for channel routing in VLSI design

被引:0
|
作者
Zheng, JS [1 ]
Ali, HH [1 ]
机构
[1] Univ Nebraska, Dept Comp Sci, Omaha, NE 68182 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The production of Integrated Circuits is a complicated process that includes several phases of which physical design is considered to be the main one. The physical design phase, in turn, is accomplished through several steps that include partitioning, floorplanning and placement, routing, and compaction. In the routing step, the goal is to complete the interconnections between blocks according to the-specified net list. Channel routing is a detailed routing that deals with the routing problem in a rectangular area between blocks known as channel. Many versions of the channel routing problem have been shown to be computationally intractable. That is why many researchers have been developing heuristic techniques to obtain efficient solutions to the problem. In this paper, we introduce an evolution-based approach to solve the channel routing problem. In particular, we focus on a version of the problem with a goal of minimizing the number of routing tracks in the channel, and hence, reducing the channel size. This approach allows the exploration of more points in the search space as compared to traditional channel routing heuristics. Therefore, it reduces the probability of returning a local optimal solution that is far from the overall optimal solution.
引用
收藏
页码:181 / 185
页数:5
相关论文
共 50 条
  • [41] VLSI processor of parallel genetic algorithm
    Choi, YH
    Chung, DJ
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 143 - 146
  • [42] Structural cell-based VLSI circuit design using a genetic algorithm
    Arslan, T
    Horrocks, DH
    Ozdemir, E
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 308 - 311
  • [43] Improved genetic algorithm for VLSI floorplan design with non-slicing structure
    Kimura, Yosuke
    Ida, Kenichi
    COMPUTERS & INDUSTRIAL ENGINEERING, 2006, 50 (04) : 528 - 540
  • [44] An immunity based genetic algorithm and its application to the VLSI floorplan design problem
    Tazawa, I
    Koakutsu, S
    Hirata, H
    1996 IEEE INTERNATIONAL CONFERENCE ON EVOLUTIONARY COMPUTATION (ICEC '96), PROCEEDINGS OF, 1996, : 417 - 421
  • [45] Optimal Solution for VLSI Physical Design Automation Using Hybrid Genetic Algorithm
    Shanavas, I. Hameem
    Gnanamurthy, R. K.
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2014, 2014
  • [46] A genetic algorithm for noisy channel color quantization design
    Malanda-Trigueros, A
    Calleja-Garde, F
    Figueiras-Vidal, AR
    2001 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL I, PROCEEDINGS, 2001, : 898 - 901
  • [47] A PARALLEL ALGORITHM FOR CHANNEL ROUTING
    SAVAGE, JE
    WLOKA, MG
    LECTURE NOTES IN COMPUTER SCIENCE, 1989, 344 : 288 - 303
  • [48] Optimization of Cell-based VLSI Circuit Design using a Genetic Algorithm: Design Approach
    Wankhede, Manisha V.
    Deshmukh, Amol Y.
    IMECS 2009: INTERNATIONAL MULTI-CONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2009, : 1599 - +
  • [49] Channel Height Estimation for VLSI Design
    Liu, Yuannian
    PROCEEDINGS OF THE 2011 2ND INTERNATIONAL CONGRESS ON COMPUTER APPLICATIONS AND COMPUTATIONAL SCIENCE, VOL 2, 2012, 145 : 105 - 111
  • [50] Channel height estimation in VLSI design
    Li, L
    Manikas, TW
    Jin, H
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 611 - 614