A genetic algorithm for channel routing in VLSI design

被引:0
|
作者
Zheng, JS [1 ]
Ali, HH [1 ]
机构
[1] Univ Nebraska, Dept Comp Sci, Omaha, NE 68182 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The production of Integrated Circuits is a complicated process that includes several phases of which physical design is considered to be the main one. The physical design phase, in turn, is accomplished through several steps that include partitioning, floorplanning and placement, routing, and compaction. In the routing step, the goal is to complete the interconnections between blocks according to the-specified net list. Channel routing is a detailed routing that deals with the routing problem in a rectangular area between blocks known as channel. Many versions of the channel routing problem have been shown to be computationally intractable. That is why many researchers have been developing heuristic techniques to obtain efficient solutions to the problem. In this paper, we introduce an evolution-based approach to solve the channel routing problem. In particular, we focus on a version of the problem with a goal of minimizing the number of routing tracks in the channel, and hence, reducing the channel size. This approach allows the exploration of more points in the search space as compared to traditional channel routing heuristics. Therefore, it reduces the probability of returning a local optimal solution that is far from the overall optimal solution.
引用
收藏
页码:181 / 185
页数:5
相关论文
共 50 条
  • [31] On routing in VLSI design and communication networks
    Terlaky, T
    Vannelli, A
    Zhang, H
    ALGORITHMS AND COMPUTATION, 2005, 3827 : 1051 - 1060
  • [32] VLSI implementation of Genetic Algorithm
    Ramamurthy, P
    Vasanth, J
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2003, : 298 - 301
  • [33] Simultaneous Routing and Buffer Insertion Algorithm for Interconnect Delay Optimization in VLSI Layout Design
    Hani, Mohamed Khalil
    Shaikh-Husin, Nasir
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 175 - 178
  • [34] Channel and switchbox routing with minimized crosstalk - A parallel genetic algorithm approach
    Lienig, J
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 27 - 31
  • [35] Beamspace Channel Estimation for Massive MIMO mmWave Systems: Algorithm and VLSI Design
    Mirfarshbafan, Seyed Hadi
    Gallyas-Sanhueza, Alexandra
    Ghods, Ramina
    Studer, Christoph
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 5482 - 5495
  • [36] The Implementation of Genetic Algorithm and Routing Lee for PCB Design Optimization
    Badriyah, Tessy
    Setyorini, Fitri
    Yuliawan, Niyoko
    2016 INTERNATIONAL CONFERENCE ON INFORMATICS AND COMPUTING (ICIC), 2016, : 148 - 153
  • [37] A genetic algorithm based cell design considering alternative routing
    Lee, MK
    Luong, HS
    Abhary, K
    COMPUTER INTEGRATED MANUFACTURING SYSTEMS, 1997, 10 (02): : 93 - 108
  • [38] HEURISTIC STRATEGIES FOR SWITCHBOX ROUTING IN VLSI DESIGN
    CURATELLI, F
    BISIO, GM
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 913 - 916
  • [39] SWITCHBOX ROUTING WITH REROUTING CAPABILITIES IN VLSI DESIGN
    CURATELLI, F
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1990, 137 (03): : 210 - 218
  • [40] An Artificial Bee Colony Algorithm Approach for Routing in VLSI
    Zhang, Hao
    Ye, Dongyi
    ADVANCES IN SWARM INTELLIGENCE, ICSI 2012, PT I, 2012, 7331 : 334 - 341