A new power efficient high performance interconnection network for many-core processors

被引:14
|
作者
Al Faisal, Faiz [1 ]
Rahman, M. M. Hafizur [2 ]
Inoguchi, Yasushi [3 ]
机构
[1] JAIST, Sch Informat Sci, Nomi, Ishikawa 9231211, Japan
[2] IIUM, KICT, Dept Comp Sci, Kuala Lumpur, Malaysia
[3] JAIST, Res Ctr Adv Comp Infrastruct, Nomi, Ishikawa, Japan
关键词
Interconnection network; 3D-TESH network; Routing algorithm; Static network performance; Power estimation;
D O I
10.1016/j.jpdc.2016.11.007
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Next generation high performance computing will most likely depend on the massively parallel computers. The overall performance of a massively parallel computer system is heavily affected by the interconnection network and its processing nodes. Continuing advances in VLSI technologies promise to deliver more power to individual nodes. However, the on-chip interconnection networks consume up to 50% of the total chip power and off-chip bandwidth is limited to the maximum number of possible out going physical links. In addition, the long wiring and low performance of communication network overwhelm the benefit of parallel computer system whereas it increases total cost. In this paper, we propose a new interconnection network that reduces the problems of high power consumption, long wiring length and low bandwidth issues. We have measured the static network performance and required power consumption of our proposed '3D-TESH' interconnection network and compared the performance with other networks at different levels of hierarchy such as inter-chips, inter-nodes and inter-cabinets. 3D-TESH network has achieved about 52.08% better diameter and about 45.71% better average distance than the 3D-Torus network with 12.61% less router power usage at on-chip level. Furthermore, 3D-TESH requires about 41% less router power usage than 5D Torus at the on-chip level. (C) 2016 Elsevier Inc. All rights reserved.
引用
收藏
页码:92 / 102
页数:11
相关论文
共 50 条
  • [21] Energy Efficient Power Distribution on Many-Core SoC
    Shihab, Mustafa M.
    Agrawal, Vishwani D.
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 488 - 493
  • [22] A Scalable Interconnection Scheme in Many-Core Systems
    Abumwais, Allam
    Eleyat, Mujahed
    CMC-COMPUTERS MATERIALS & CONTINUA, 2023, 77 (01): : 615 - 632
  • [23] Federated Scheduling in Clustered Many-core Processors
    Koike, Ryotaro
    Azumi, Takuya
    PROCEEDINGS OF THE 2021 IEEE/ACM 25TH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED SIMULATION AND REAL TIME APPLICATIONS (DS-RT 2021), 2021,
  • [24] Exploring the Performance of Deep Neural Networks on Embedded Many-Core Processors
    Yabe, Takuma
    Azumi, Takuya
    2022 13TH ACM/IEEE INTERNATIONAL CONFERENCE ON CYBER-PHYSICAL SYSTEMS (ICCPS 2022), 2022, : 193 - 202
  • [25] Dynamic Thread Mapping for High-Performance, Power-Efficient Heterogeneous Many-core Systems
    Liu, Guangshuo
    Park, Jinpyo
    Marculescu, Diana
    2013 IEEE 31ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2013, : 54 - 61
  • [26] Fast Data Delivery for Many-Core Processors
    Bakhshalipour, Mohammad
    Lotfi-Kamran, Pejman
    Mazloumi, Abbas
    Samandi, Farid
    Naderan-Tahan, Mahmood
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (10) : 1416 - 1429
  • [27] Emerging Applications for Multi/Many-Core Processors
    Lee, Victor W.
    Chen, Yen-Kuang
    Debuy, Pradeep
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1524 - 1527
  • [28] Instruction Fusion for Multiscalar and Many-Core Processors
    Lu, Yaojie
    Ziavras, Sotirios G.
    INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2017, 45 (01) : 67 - 78
  • [29] Instruction Fusion for Multiscalar and Many-Core Processors
    Yaojie Lu
    Sotirios G. Ziavras
    International Journal of Parallel Programming, 2017, 45 : 67 - 78
  • [30] An efficient numerical solution technique for VLSI interconnect equations on many-core processors
    Domnech-Asensi, Gins
    Kazmierski, Tom J.
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,