A new power efficient high performance interconnection network for many-core processors

被引:14
|
作者
Al Faisal, Faiz [1 ]
Rahman, M. M. Hafizur [2 ]
Inoguchi, Yasushi [3 ]
机构
[1] JAIST, Sch Informat Sci, Nomi, Ishikawa 9231211, Japan
[2] IIUM, KICT, Dept Comp Sci, Kuala Lumpur, Malaysia
[3] JAIST, Res Ctr Adv Comp Infrastruct, Nomi, Ishikawa, Japan
关键词
Interconnection network; 3D-TESH network; Routing algorithm; Static network performance; Power estimation;
D O I
10.1016/j.jpdc.2016.11.007
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Next generation high performance computing will most likely depend on the massively parallel computers. The overall performance of a massively parallel computer system is heavily affected by the interconnection network and its processing nodes. Continuing advances in VLSI technologies promise to deliver more power to individual nodes. However, the on-chip interconnection networks consume up to 50% of the total chip power and off-chip bandwidth is limited to the maximum number of possible out going physical links. In addition, the long wiring and low performance of communication network overwhelm the benefit of parallel computer system whereas it increases total cost. In this paper, we propose a new interconnection network that reduces the problems of high power consumption, long wiring length and low bandwidth issues. We have measured the static network performance and required power consumption of our proposed '3D-TESH' interconnection network and compared the performance with other networks at different levels of hierarchy such as inter-chips, inter-nodes and inter-cabinets. 3D-TESH network has achieved about 52.08% better diameter and about 45.71% better average distance than the 3D-Torus network with 12.61% less router power usage at on-chip level. Furthermore, 3D-TESH requires about 41% less router power usage than 5D Torus at the on-chip level. (C) 2016 Elsevier Inc. All rights reserved.
引用
收藏
页码:92 / 102
页数:11
相关论文
共 50 条
  • [11] Thermal Investigation Into Power Multiplexing for Homogeneous Many-Core Processors
    Gupta, Man Prakash
    Cho, Minki
    Mukhopadhyay, Saibal
    Kumar, Satish
    JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 2012, 134 (06):
  • [12] THERMAL-AWARE POWER MIGRATION IN MANY-CORE PROCESSORS
    Raghu, Avinash
    Karajgikar, Saket
    Agonafer, Dereje
    Sammakia, Bahgat
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2010, VOL 4, 2012, : 397 - 404
  • [13] Economic models for many-core processors
    Kumar, Rakesh
    DR DOBBS JOURNAL, 2008, 33 (03): : 10 - 10
  • [14] A PGAS Execution Model for Efficient Stencil Computation on Many-Core Processors
    Ikei, Mitsuru
    Sato, Mitsuhisa
    2014 14TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON CLUSTER, CLOUD AND GRID COMPUTING (CCGRID), 2014, : 305 - 314
  • [15] Self Similar Cubic: a Novel Interconnection Network for Many-core Architectures
    Chu, Slo-Li
    Lee, Geng-Siao
    Peng, Yan-Wun
    2012 FIFTH INTERNATIONAL SYMPOSIUM ON PARALLEL ARCHITECTURES, ALGORITHMS AND PROGRAMMING (PAAP), 2012, : 303 - 310
  • [16] Efficient Parallel Framework for HEVC Motion Estimation on Many-Core Processors
    Yan, Chenggang
    Zhang, Yongdong
    Xu, Jizheng
    Dai, Feng
    Zhang, Jun
    Dai, Qionghai
    Wu, Feng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2014, 24 (12) : 2077 - 2089
  • [17] A Multilayer Nanophotonic Interconnection Network for On-Chip Many-core Communications
    Zhang, Xiang
    Louri, Ahmed
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 156 - 161
  • [18] Latency Analysis of Network-On-Chip based Many-Core Processors
    Kumar, Sunil
    Lipari, Giuseppe
    2014 22ND EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP 2014), 2014, : 432 - 439
  • [19] ShuttleNoC: Power-Adaptable Communication Infrastructure for Many-Core Processors
    Lu, Hang
    Chang, Yisong
    Yan, Guihai
    Lin, Ning
    Wei, Xin
    Li, Xiaowei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (08) : 1438 - 1451
  • [20] Power Efficient Photonic Networks for Many-Core Architectures
    Neel, Brian
    Morris, Randy
    Ditomaso, Dominic
    Kodi, Avinash
    2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2012,