A 12-Bit Digital-to-Time Converter (DTC) with sub-ps-level resolution using current DAC and differential switch for Time-to-Digital Converter (TDC)

被引:0
|
作者
Alahdab, Salim [1 ]
Mantyniemi, Antti [1 ]
Kostamovaara, Juha [1 ]
机构
[1] Univ Oulu, Dept Elect & Informat Engn, Elect Lab, Oulu, Finland
关键词
CMOS integrated circuits; digital-to-time converter (DTC); time digitizer; time interval measurement; time-to-digital converter (TDC); CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a digital-to-time converter (DTC) architecture that can be used as interpolator in a time-to-digital converter (TDC). The new architecture of the DTC achieves adjustable sub-ps-level resolution with high linearity in ns-level dynamic range. The propagation delay adjustment is implemented by digitally controlling both the unit load capacitors and the discharge current of the load capacitance using current DAC and differential current switch. The proposed DTC achieves 610 fs resolution and similar to 2.5 ns dynamic range. The total simulated power consumption is 25.53 mW with 8 MHz conversion rate with 3 V supply. The design was simulated using a 0.35 mu m CMOS process.
引用
收藏
页码:2668 / 2671
页数:4
相关论文
共 50 条
  • [1] A Time-to-Digital Converter (TDC) with a 13-bit Cyclic Time Domain Successive Approximation interpolator with sub-ps-level resolution using current DAC and differential switch
    Alahdab, Salim
    Mantyniemi, Antti
    Kostamovaara, Juha
    [J]. 2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 828 - 831
  • [2] Cyclic Time Domain Successive Approximation Time-to-Digital Converter (TDC) with sub-ps-level resolution
    Al-Ahdab, Salim
    Mantyniemi, Antti
    Kostamovaara, Juha
    [J]. 2011 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2011, : 1438 - 1441
  • [3] A high resolution Time-to-Digital Converter (TDC) based on self-calibrated Digital-to-Time Converter (DTC)
    Ouyang, Tingbing
    Wang, Bo
    Gao, Lizhao
    Gu, Jiangtao
    Zhang, Chao
    [J]. 2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 675 - 678
  • [4] 25 PS RESOLUTION, 12-BIT, 64 CHANNEL FASTBUS TIME-TO-DIGITAL CONVERTER
    SOBCZYNSKI, CW
    HAYNES, BW
    SKUBIC, MJ
    THIELMAN, HL
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1989, 36 (01) : 426 - 430
  • [5] A 9 Bit, 3.6 ps Resolution Pipeline Time-to-Digital Converter
    Goodarzi, Farshad
    Toofan, Siroos
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (08)
  • [6] A BiCMOS time-to-digital converter with 30 ps resolution
    Räisänen-Ruotsalainen, E
    Rahkonen, T
    Kostamovaara, J
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 278 - 281
  • [7] An 11-bit and 39 ps resolution time-to-digital converter for ADPLL in digital television
    Liu, Wei
    Li, Wei
    Ren, P.
    Lin, C. L.
    Zhang, Shengdong
    Wang, Yangyuan
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2010, 97 (04) : 381 - 388
  • [8] A 12-bit branching time-to-digital converter with power saving features and digital based resolution tuning for PVT variations
    Jian Sen Teh
    Liter Siek
    [J]. Analog Integrated Circuits and Signal Processing, 2020, 105 : 57 - 71
  • [9] A 12-bit branching time-to-digital converter with power saving features and digital based resolution tuning for PVT variations
    Teh, Jian Sen
    Siek, Liter
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (01) : 57 - 71
  • [10] A 12-Bit Vernier Ring Time-to-Digital Converter in 0.13μm CMOS Technology
    Yu, Jianjun
    Dai, Fa Foster
    Jaeger, Richard C.
    [J]. 2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 232 - 233