FPGA implementation of high-speed neural network for power amplifier behavioral modeling

被引:9
|
作者
Bahoura, Mohammed [1 ]
机构
[1] Univ Quebec, Dept Engn, Rimouski, PQ G5L 3A1, Canada
关键词
Adaptive modeling; Neural network; Power amplifier; Memory effects; Pipelining; FPGA; DIGITAL PREDISTORTER; HARDWARE;
D O I
10.1007/s10470-014-0263-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a high-speed pipelined architecture of dynamic neural network is proposed for power amplifier behavioral modeling. This architecture is implemented on field programmable gate array (FPGA) using Xilinx system generator and Virtex-6 FPGA ML605 Evaluation Kit. The novelty of the proposed architecture is that it provides higher operating frequency, lower output latency, and less required resources. These improvements are obtained by reducing the bit-width data and by efficiently redistributing the inserted pipelining delays. The new pipelined architecture is evaluated and compared to the conventional and pseudo-conventional ones in terms of the resource utilization, the maximum operating frequency, and the modeling performances using the 16-QAM modeled test signal. This architecture is verified using JTAG hardware co-simulation both for single step and free-running clock modes.
引用
收藏
页码:507 / 527
页数:21
相关论文
共 50 条
  • [1] FPGA implementation of high-speed neural network for power amplifier behavioral modeling
    Mohammed Bahoura
    Analog Integrated Circuits and Signal Processing, 2014, 79 : 507 - 527
  • [2] Power Amplifier Behavioral Modeling by Neural Networks and their Implementation on FPGA
    Ntoune, Roger Sandrin Ntoune
    Bahoura, Mohammed
    Park, Chan-Wang
    2012 IEEE VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2012,
  • [3] FPGA-implementation of dynamic time delay neural network for power amplifier behavioral modeling
    Mohammed Bahoura
    Chan-Wang Park
    Analog Integrated Circuits and Signal Processing, 2012, 73 : 819 - 828
  • [4] FPGA-implementation of dynamic time delay neural network for power amplifier behavioral modeling
    Bahoura, Mohammed
    Park, Chan-Wang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (03) : 819 - 828
  • [5] FPGA-Implementation of Pipelined Neural Network for Power Amplifier Modeling
    Ntoune, Roger Sandrin Ntoune
    Bahoura, Mohammed
    Park, Chan-Wang
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 109 - 112
  • [6] FPGA Implementation of Deep Neural Network Based Equalizers for High-Speed PON
    Kaneda, Noriaki
    Zhu, Ziyi
    Chuang, Chun-Yen
    Mahadevan, Amitkumar
    Farah, Bob
    Bergman, Keren
    Van Veen, Doutje
    Houtsma, Vincent
    2020 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXPOSITION (OFC), 2020,
  • [7] Comparison of a genetic programming approach with ANFIS for power amplifier behavioral modeling and FPGA implementation
    Alejandro Galaviz-Aguilar, Jose
    Roblin, Patrick
    Ricardo Cardenas-Valdez, Jose
    Z-Flores, Emigdio
    Trujillo, Leonardo
    Cruz Nunez-Perez, Jose
    Schutze, Oliver
    SOFT COMPUTING, 2019, 23 (07) : 2463 - 2481
  • [8] Comparison of a genetic programming approach with ANFIS for power amplifier behavioral modeling and FPGA implementation
    José Alejandro Galaviz-Aguilar
    Patrick Roblin
    José Ricardo Cárdenas-Valdez
    Emigdio Z-Flores
    Leonardo Trujillo
    José Cruz Nuñez-Pérez
    Oliver Schütze
    Soft Computing, 2019, 23 : 2463 - 2481
  • [9] Design and implementation of an FPGA architecture for high-speed network feature extraction
    Pati, Sailesh
    Narayanan, Ramanathan
    Memik, Gokhan
    Choudhary, Alok
    Zambreno, Joseph
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 49 - +
  • [10] A Multistage Dataflow Implementation of a Deep Convolutional Neural Network Based on FPGA For High-Speed Object Recognition
    Li, Ning
    Takaki, Shunpei
    Tomioka, Yoichi
    Kitazawa, Hitoshi
    2016 IEEE SOUTHWEST SYMPOSIUM ON IMAGE ANALYSIS AND INTERPRETATION (SSIAI), 2016, : 165 - 168