A high-throughput VLSI architecture for LZFG data compression

被引:0
|
作者
Chen, JM [1 ]
Wei, CH [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
LZFG; LZ78; Ziv-Lempel; data compression; CAM;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-throughput VLSI architecture for LZFG data compression and decompression, To reduce the hardware cost and maintain both of the interior node and the leaf node numbering systems, we modify the original LZFG data structure. Compared to the original LZFG tree, the number of characters in our modified LZFG data structure must be greater than one to establish one new interior node down the root node (<^>) into the new node. Meanwhile, this architecture employs a series of encoding cells with content addressable memory (CAM) to search the longest match and maintain the LZFG data tree during the encoding and decoding processes. By using the parallel design, the compressor and decompressor can keep a constant high bit rate to encode and decode one character per clock cycle, that is, it is directly proportional to the operating clock rate, but independent of the sizes of the word dictionary and the input file. By using 0.25 mum CMOS silicon technology, the operating clock rate can be as high as 85 MHz. Some untargeted encoding cells will be disabled to reduce the power consumption during the comparison operation. Therefore, this architecture can be easily applied in the high-speed real-time communication and data storage systems.
引用
收藏
页码:497 / 509
页数:13
相关论文
共 50 条
  • [41] High-Speed High-Throughput VLSI Architecture for RSA Montgomery Modular Multiplication with Efficient Format Conversion
    Parihar A.
    Nakhate S.
    [J]. Journal of The Institution of Engineers (India): Series B, 2019, 100 (03): : 217 - 222
  • [42] Bilevel architecture for high-throughput computing
    Nevski, P
    Wenaus, T
    Vaniachine, A
    [J]. PROCEEDINGS OF CHEP 2001, 2001, : 696 - 698
  • [43] EFFICIENT VLSI ARCHITECTURE FOR LOSSLESS DATA-COMPRESSION
    KIM, YJ
    KIM, KS
    CHOI, KY
    [J]. ELECTRONICS LETTERS, 1995, 31 (13) : 1053 - 1054
  • [44] Image Processing VLSI Architecture Based on Data Compression
    Hariyama, Masanori
    Yoshida, Hisashi
    Kameyama, Michitaka
    Kobayashi, Yasubiro
    [J]. 2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 430 - +
  • [45] High-throughput low-cost VLSI architecture for AVC/H.264 CAVLC decoding
    Lee, G. G.
    Lo, C. -C.
    Chen, Y. -C.
    Lin, H. -Y.
    Wang, M. -J.
    [J]. IET IMAGE PROCESSING, 2010, 4 (02) : 81 - 91
  • [46] A High-Throughput HEVC Deblocking Filter VLSI Architecture for 8kx4k Application
    Cheng, Wei
    Fan, Yibo
    Lu, YanHeng
    Jin, Yize
    Zeng, Xiaoyang
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 605 - 608
  • [47] High-throughput VLSI Design and Implementation of MQ-Encoder
    Di, Zhi-Xiong
    Shi, Jiang-Yi
    Hao, Yue
    Liu, Kai
    Li, Yun-Song
    Zhao, Zhe-Fei
    Ma, Pei-Jun
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 559 - 561
  • [48] Design and Analysis of High-Throughput Lossless Image Compression Engine Using VLSI-Oriented FELICS Algorithm
    Tsai, Tsung-Han
    Lee, Yu-Hsuan
    Lee, Yu-Yu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (01) : 39 - 52
  • [49] High-Throughput Layered LDPC Decoding Architecture
    Cui, Zhiqiang
    Wang, Zhongfeng
    Liu, Youjian
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (04) : 582 - 587
  • [50] High-throughput CABAC codec architecture for HEVC
    Choi, Yongseok
    Choi, Jongbum
    [J]. ELECTRONICS LETTERS, 2013, 49 (18) : 1145 - 1146