Immuno-repairing of FPGA designs

被引:0
|
作者
Montealegre, Norma [1 ]
Rammig, Franz J. [1 ]
机构
[1] Heinz Nixdorf Inst, D-33102 Paderborn, Germany
关键词
autonomic systems; fault tolerance; immunocomputing; FPGA; BIST;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
FPGAs can be used for the design of autonomic reliable systems. Advantages are reconfiguration and flexibility in the design. However commercial FPGAs are first prone to errors. Second, the design flow is not yet supported for the use of fault tolerance techniques like Built-In Self-Tests. Fault tolerance can be reached through error detection and fault recovery. Most error detection techniques are not suitable for on-line detection because of detection times and long and inflexible training. This paper proposes a fault tolerant design for FPGAs. It has a Built-In Self-Test which error evaluation and fault recovery is supported by computing techniques inspired in the Immune System. A fault recovery and a hardware implementation model are also to be presented.
引用
收藏
页码:137 / 149
页数:13
相关论文
共 50 条
  • [41] INCREASING THE LEVEL OF ABSTRACTION IN FPGA-BASED DESIGNS
    Danek, Martin
    Kadlec, Jiri
    Bartosinski, Roman
    Kohout, Lukas
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 5 - 10
  • [42] Design of FPGA-based self-repairing AMB controller for MSFW
    Liu, Gang
    Pan, Ming-Jian
    Guangxue Jingmi Gongcheng/Optics and Precision Engineering, 2009, 17 (11): : 2762 - 2770
  • [43] Sequential, Multiple Assignment, Randomized Trial Designs in Immuno-oncology Research
    Kidwell, Kelley M.
    Postow, Michael A.
    Panageas, Katherine S.
    CLINICAL CANCER RESEARCH, 2018, 24 (04) : 730 - 736
  • [44] Optimisation of FPGA-Based Designs for Convolutional Neural Networks
    Bonifus, P. L.
    Thomas, Ann Mary
    Antony, Jobin K.
    SMART SENSORS MEASUREMENT AND INSTRUMENTATION, CISCON 2021, 2023, 957 : 209 - 221
  • [45] Electromagnetic Transmission of Intellectual Property Data to Protect FPGA Designs
    Bossuet, Lilian
    Bayon, Pierre
    Fischer, Viktor
    VLSI-SOC: DESIGN FOR RELIABILITY, SECURITY, AND LOW POWER, 2016, 483 : 150 - 169
  • [46] Debugging FPGA designs may be harder than you expect
    Schalick, Chris
    EDN, 2009, 54 (21) : 23 - 27
  • [47] A Novel Zero Overhead Obfuscation Technique for Securing FPGA Designs
    Tiwari, Abhishek
    2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 554 - 558
  • [48] Extracting Designs of Secure IPs Using FPGA CAD Tools
    Mirian, Vincent
    Chow, Paul
    2016 INTERNATIONAL GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI), 2016, : 293 - 298
  • [49] An efficient wavelet image encoder for FPGA-based designs
    Lanuzza, M
    Perri, S
    Corsonello, P
    Cocorullo, G
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 652 - 656
  • [50] Deep Neural Network Training Accelerator Designs in ASIC and FPGA
    Venkataramanaiah, Shreyas K.
    Yin, Shihui
    Cao, Yu
    Seo, Jae-Sun
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 21 - 22