A simulation environment for pipelined analog-to-digital converters

被引:0
|
作者
Navin, VK
Ray, T
Hassoun, MM
Black, WC
Lee, EKF
Soenen, EG
Geiger, RL
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper describes a detailed functional simulator for the design and characterization of single and parallel pipelined analog-to-digital converters. It is a user-friendly program which allows the user to specify the A/D parameters and thus target a particular architecture. Since high resolution is achieved by error correction algorithms, digital self-calibration is also incorporated. Modular design allows the user to replace any component model with more complex modules as demanded by the application. The environment also has the capability to perform single and double tone testing to determine the spurious free dynamic range of the ADC being considered. Since simulation of architectures at the functional level is fast and easy as opposed to a generalized mathematical package, the design cycle time is reduced considerably.
引用
收藏
页码:1620 / 1623
页数:4
相关论文
共 50 条
  • [1] A digital calibration technique for pipelined analog-to-digital converters
    Furuta, M
    Kawahito, S
    Miyazaki, D
    IMTC 2002: PROCEEDINGS OF THE 19TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1 & 2, 2002, : 713 - 717
  • [2] Digital background calibration technique for pipelined analog-to-digital converters
    Liu, HC
    Lee, ZM
    Wu, JT
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 881 - 884
  • [4] An incomplete settling technique for pipelined analog-to-digital converters
    Li, Fule
    Wang, Zhihua
    Li, Dongmei
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3590 - +
  • [5] Digital background calibration for memory effects in pipelined analog-to-digital converters
    Keane, JP
    Hurst, PJ
    Lewis, SH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (03) : 511 - 525
  • [6] A digital calibration technique of capacitor mismatch for pipelined analog-to-digital converters
    Masanori, Furuta
    Shoji, Kawahito
    Daisuke, Miyazaki
    IEICE Transactions on Electronics, 2002, E85-C (08) : 1562 - 1568
  • [7] Digital Reconstruction in Continuous-Time Pipelined Analog-to-Digital Converters
    Basavaraj, Nishanth
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (12) : 5086 - 5097
  • [8] A digital calibration technique of capacitor mismatch for pipelined analog-to-digital converters
    Furuta, M
    Kawahito, S
    Miyazaki, D
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (08): : 1562 - 1568
  • [9] An adaptive digital domain calibration technique for pipelined analog-to-digital converters
    Hedayati, H
    Kashmiri, SM
    Shoaei, O
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 219 - 222
  • [10] Systematic design for power minimization of pipelined analog-to-digital converters
    Lotfi, R
    Taherzadeh-Sani, M
    Azizi, MY
    Shoaei, O
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 371 - 374