共 50 条
- [42] Low power and low voltage SRAM design for LDPC codes hardware applications [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 332 - 335
- [43] Ultra Low-Power 7T SRAM Cell Design Based on CMOS [J]. 2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1357 - 1361
- [44] 6-T SRAM using dual threshold voltage transistors and low-power quenchers [J]. ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 827 - 830
- [45] Low Power FinFET Based 10T SRAM Cell [J]. 2016 2ND IEEE INTERNATIONAL INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2016, : 227 - 233
- [46] Design of SRAM cell using Voltage Lowering and Stacking Techniques for Low Power Applications [J]. APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), 2020, : 50 - 53
- [47] A Low Power CMOS Voltage Mode SRAM Cell for High Speed VLSI Design [J]. 2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 25 - 28
- [48] Design of 10T SRAM Cell for High SNM and Low Power [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 281 - 285
- [49] A Low Power 8T SRAM Cell Design technique for CNFET [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 176 - +
- [50] Novel 7T SRAM cell for low power cache design [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 171 - 174