A design of low swing and multi threshold voltage based low power 12T SRAM cell

被引:14
|
作者
Upadhyay, P. [1 ]
Kar, R. [1 ]
Mandal, D. [1 ]
Ghoshal, S. P. [2 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engg, Durgapur 713209, W Bengal, India
[2] Natl Inst Technol, Dept Elect Engg, Durgapur 713209, W Bengal, India
关键词
Charge sharing; Leakage; Low power; Static noise margin; SRAM; Swing voltage; PORT;
D O I
10.1016/j.compeleceng.2014.10.020
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper focuses on the design of a novel low power twelve transistor static random access memory (12T SRAM) cell. In the proposed structure two voltage sources are used, one connected with the bit line and the other one connected with the bitbar line in order to reduce the swing voltage at the output nodes of the bit and the bitbar lines, respectively. Reduction in swing voltage reduces the dynamic power dissipation when the SRAM cell is in working mode. Low threshold voltage (LVT) transmission gate (TG) and two high threshold voltage (HVT) sleep transistors are used for applying the charge recycling technique. The charge recycling technique reduces leakage current when the transistors change its state from sleep to active (OFF to ON condition) and active to sleep (ON to OFF condition) modes. Reduction in leakage current causes the reduction in static power dissipation. Stability of the proposed SRAM has also improved due to the reduction in swing voltage. Simulation results of power dissipation, access time, current leakage, stability and power delay product of the proposed SRAM cell have been determined and compared with those of some other existing models of SRAM cell. Simulation has been done in 45 nm CMOS environment. Microwind 3.1 is used for schematic design and layout design purpose. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:108 / 121
页数:14
相关论文
共 50 条
  • [41] A novel CNTFET based Schmitt-Trigger read decoupled 12T SRAM cell with high speed, low power, and high Ion/Ioff ratio
    Soni, Lokesh
    Pandey, Neeta
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 167
  • [42] Low power and low voltage SRAM design for LDPC codes hardware applications
    Selvam, Rosalind Deena Kumari
    Senthilpari, C.
    Lini, Lee
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 332 - 335
  • [43] Ultra Low-Power 7T SRAM Cell Design Based on CMOS
    Moghaddam, Majid
    Moaiyeri, Mohammad Hossein
    Eshghi, Mohammad
    [J]. 2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1357 - 1361
  • [44] 6-T SRAM using dual threshold voltage transistors and low-power quenchers
    Wang, CC
    Lee, PM
    Chen, KL
    [J]. ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 827 - 830
  • [45] Low Power FinFET Based 10T SRAM Cell
    Kaur, Navneet
    Pahuja, Hitesh
    Gupta, Neha
    Singh, Balwinder
    Panday, Sudhakar
    [J]. 2016 2ND IEEE INTERNATIONAL INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2016, : 227 - 233
  • [46] Design of SRAM cell using Voltage Lowering and Stacking Techniques for Low Power Applications
    Mishra, Jitendra Kumar
    Misra, Prasanna Kumar
    Goswami, Manish
    [J]. APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), 2020, : 50 - 53
  • [47] A Low Power CMOS Voltage Mode SRAM Cell for High Speed VLSI Design
    Upadhyay, Prashant
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 25 - 28
  • [48] Design of 10T SRAM Cell for High SNM and Low Power
    Grace, P. Shiny
    Sivamangai, N. M.
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 281 - 285
  • [49] A Low Power 8T SRAM Cell Design technique for CNFET
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    Lee, Young Jun
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 176 - +
  • [50] Novel 7T SRAM cell for low power cache design
    Aly, RE
    Faisal, MI
    Bayoumi, MA
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 171 - 174