Using Transmission Lines for Global On-Chip Communication

被引:15
|
作者
Carpenter, Aaron [1 ]
Hu, Jianyun [2 ]
Xu, Jie [2 ]
Huang, Michael [2 ]
Wu, Hui [2 ]
Liu, Peng [3 ]
机构
[1] Binghamton Univ, Dept Elect & Comp Engn, Vestal, NY 13850 USA
[2] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14605 USA
[3] Zhejiang Univ, Informat Sci & Elect Engn Dept, Hangzhou 310058, Zhejiang, Peoples R China
基金
美国国家科学基金会;
关键词
Computer architecture; multiprocessor interconnection networks; transmission lines; INTERCONNECT; DESIGN; ARCHITECTURE; PROPAGATION; TECHNOLOGY; CACHES;
D O I
10.1109/JETCAS.2012.2193519
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The growing number of cores in chip multiprocessors increases the importance of interconnection for overall system performance and energy efficiency. Compared to traditional distributed shared-memory architectures, chip-multiprocessors (CMPs) offer a different set of design constraints and opportunities. As a result, a conventional packet-relay multiprocessor interconnect architecture is a valid, but not necessarily optimal, design point. Worsening wire delays, energy-inefficient routers, and the decreased importance of in-field scalability, make the conventional packet-switched network-on-chip a less attractive option. An alternative solution uses well-engineered transmission lines as communication links. These transmission lines, along with simple, practical circuits using modern complementary metal-oxide-semiconductor technology, can provide low latency, low energy, high throughput channels which can be used as a shared-medium point-to-point link. The design of the transmission lines and transceiver circuits has important architectural impact. This paper includes a first-step design effort for these components, particularly when used for a globally shared-medium bus. For medium-scale CMPs, this interconnect backbone can eliminate the need for packet switching and provide energy, as well as performance benefits when compared to a conventional mesh interconnect. We will provide a design of such a system from the ground up, including design of the transmission lines, transceiver circuits, and a simple, yet effective, architectural design for a shared-medium interconnect, and show that such a design can be a compelling alternative to packet-switched networks for CMPs.
引用
收藏
页码:183 / 193
页数:11
相关论文
共 50 条
  • [1] An Investigation on The Optimum Termination for On-Chip Transmission Lines
    Picha, Sepideh Gholipour
    Sarafi, Sahar
    Koberle, Michael
    Sturm, Johannes
    [J]. 2021 29TH TELECOMMUNICATIONS FORUM (TELFOR), 2021,
  • [2] Analysis of the parameter extraction for on-chip transmission lines
    Yang, Shuo
    Fu, Jun
    Zhang, Lijun
    Liu, Linlin
    Wang, Quan
    Feng, Yueyi
    [J]. IEICE ELECTRONICS EXPRESS, 2020, 17 (18):
  • [3] Compact model generation for on-chip transmission lines
    Kim, T
    Li, XY
    Allstot, DJ
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (03) : 459 - 470
  • [4] Clock distribution networks with on-chip transmission lines
    Mizuno, M
    Anjo, K
    Sumi, Y
    Fukaishi, M
    Wakabayashi, H
    Mogami, T
    Horiuchi, T
    Yamashina, M
    [J]. PROCEEDINGS OF THE IEEE 2000 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2000, : 3 - 5
  • [5] TLSync: Support for Multiple Fast Barriers Using On-Chip Transmission Lines
    Oh, Jungju
    Prvulovic, Milos
    Zajic, Alenka
    [J]. ISCA 2011: PROCEEDINGS OF THE 38TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2011, : 105 - 115
  • [6] On-chip transmission line for long global interconnects
    Ito, H
    Inoue, J
    Gomi, S
    Sugita, H
    Okada, K
    Masu, K
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 677 - 680
  • [7] High Performance On-Chip Differential Signaling Using Passive Compensation for Global Communication
    Zhang, Ling
    Zhang, Yulei
    Tsuchiya, Akira
    Hashimoto, Masanori
    Kuh, Ernest S.
    Cheng, Chung-Kuan
    [J]. PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 385 - +
  • [8] Ferromagnetic thin films for loss reduction in on-chip transmission lines
    Amiri, Pedram Khalili
    Rejaei, Behzad
    Zhuang, Yan
    Vroubel, Marina
    Burghartz, Joachim N.
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2007, 43 (06) : 2630 - 2632
  • [9] A Scalable Equivalent Circuit Model for Gan On-Chip Transmission Lines
    Zhang, Ming-hui
    He, Wei-liang
    Wang, Han-sheng
    Tang, Lu
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTER NETWORKS AND COMMUNICATION TECHNOLOGY (CNCT 2016), 2016, 54 : 432 - 438
  • [10] A 9-Gbit/s Serial Transceiver for On-Chip Global Signaling Over Lossy Transmission Lines
    Park, JunYoung
    Kang, Joshua
    Park, Sunghyun
    Flynn, Michael P.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (08) : 1807 - 1817