CoMPSoC: A Template for Composable and Predictable Multi-Processor System on Chips

被引:70
|
作者
Hansson, Andreas [1 ]
Goossens, Kees [2 ]
Bekooij, Marco
Huisken, Jos
机构
[1] Eindhoven Univ Technol, NL-5600 MB Eindhoven, Netherlands
[2] Delft Univ Technol, NL-2600 AA Delft, Netherlands
关键词
Design; Performance; Verification; Composable; predictable; model of computation; system on chip; network on chip;
D O I
10.1145/1455229.1455231
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A growing number of applications, often with firm or soft real-time requirements, are integrated on the same System on Chip, in the form of either hardware or software intellectual property. The applications are started and stopped at run time, creating different use-cases. Resources, such as interconnects and memories, are shared between different applications, both within and between use-cases, to reduce silicon cost and power consumption. The functional and temporal behaviour of the applications is verified by simulation and formal methods. Traditionally, designers resort to monolithic verification of the system as whole, since the applications interfere in shared resources, and thus affect each other's behaviour. Due to interference between applications, the integration and verification complexity grows exponentially in the number of applications, and the task to verify correct behaviour of concurrent applications is on the system designer rather than the application designers. In this work, we propose a Composable and Predictable Multi-Processor System on Chip (CoMP-SoC) platform template. This scalable hardware and software template removes all interference between applications through resource reservations. We demonstrate how this enables a divide-and-conquer design strategy, where all applications, potentially using different programming models and communication paradigms, are developed and verified independently of one another. Performance is analyzed per application, using state-of-the-art dataflow techniques or simulation, depending on the requirements of the application. These results still apply when the applications are integrated onto the platform, thus separating system-level design and application design.
引用
收藏
页数:24
相关论文
共 50 条
  • [31] Multi-Processor Debug in SoC and Processor designs
    Penner, Bill
    [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [32] Chip multi-processor generator
    Solomatnikov, Alex
    Firoozshahian, Amin
    Qadeer, Wajahat
    Shacham, Ofer
    Kelley, Kyle
    Asgar, Zain
    Wachs, Megan
    Hameed, Rehan
    Horowitz, Mark
    [J]. 2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 262 - +
  • [33] CA-MPSoC: An automated design flow for predictable multi-processor architectures for multiple applications
    Shabbir, A.
    Kumar, A.
    Stuijk, S.
    Mesman, B.
    Corporaal, H.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (07) : 265 - 277
  • [34] Fault-Tolerant Average Execution Time Optimization for General-Purpose Multi-Processor System-On-Chips
    Vayrynen, Mikael
    Singh, Virendra
    Larsson, Erik
    [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 484 - +
  • [35] A Network-on-Chip Channel Allocator for Run-Time Task Scheduling in Multi-Processor System-on-Chips
    Winter, Markus
    Fettweis, Gerhard P.
    [J]. 11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 133 - 140
  • [36] TRAFFIC STUDY ON MULTI-PROCESSOR SYSTEM FOR A DIGITAL SWITCHING-SYSTEM
    NUNOTANI, Y
    SUMITA, S
    [J]. REVIEW OF THE ELECTRICAL COMMUNICATIONS LABORATORIES, 1981, 29 (3-4): : 284 - 294
  • [37] Multi-processor computer system having low power consumption
    Olsen, CM
    Morrow, LA
    [J]. POWER-AWARE COMPUTER SYSTEMS, 2003, 2325 : 53 - 67
  • [38] RELIABILITY ANALYSIS OF MULTI-PROCESSOR SYSTEM WITH COMMON CAUSE FAILURE
    Mishra, Ashish
    Jain, Madhu
    [J]. JOURNAL OF RAJASTHAN ACADEMY OF PHYSICAL SCIENCES, 2013, 12 (02): : 167 - 180
  • [39] The Design And Implementation Of Crossbar In SMP Symmetrical Multi-Processor System
    Li QingBao
    Niu XiaoPeng
    Zeng GuangYu
    [J]. ISCSCT 2008: INTERNATIONAL SYMPOSIUM ON COMPUTER SCIENCE AND COMPUTATIONAL TECHNOLOGY, VOL 1, PROCEEDINGS, 2008, : 626 - 629
  • [40] Parallel Information Extraction on shared memory multi-processor system
    Shan, Jiulong
    Chen, Yurong
    Diao, Qian
    Zhang, Yimin
    [J]. 2006 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, PROCEEDINGS, 2006, : 311 - 318